Switching Materials Being Oxides Or Nitrides (epo) Patents (Class 257/E45.003)
  • Publication number: 20110182103
    Abstract: The present disclosure includes GCIB-treated resistive devices, devices utilizing GCIB-treated resistive devices (e.g., as switches, memory cells), and methods for forming the GCIB-treated resistive devices. One method of forming a GCIB-treated resistive device includes forming a lower electrode, and forming an oxide material on the lower electrode. The oxide material is exposed to a gas cluster ion beam (GCIB) until a change in resistance of a first portion of the oxide material relative to the resistance of a second portion of the oxide material. An upper electrode is formed on the first portion.
    Type: Application
    Filed: January 26, 2010
    Publication date: July 28, 2011
    Applicant: MICRON TECHNOLOGY, INC.
    Inventors: John Smythe, Gurtej S. Sandhu
  • Patent number: 7985963
    Abstract: A memory using a tunnel barrier that has a variable effective width is disclosed. A memory element includes a tunneling barrier and a conductive material. The conductive material typically has mobile ions that either move towards or away from the tunneling barrier in response to a voltage across the memory element. A low conductivity region is either formed or destroyed. It can be formed by either the depletion or excess ions around the tunneling barrier, or by the mobile ions combining with complementary ions. It may be destroyed by either reversing the forming process or by reducing the tunneling barrier and injecting ions into the conductive material. The low conductivity region increases the effective width of the tunnel barrier, making electrons tunnel a greater distance, which reduces the memory element's conductivity. By varying conductivity multiple states can be created in the memory cell.
    Type: Grant
    Filed: May 21, 2009
    Date of Patent: July 26, 2011
    Inventors: Darrell Rinerson, Christophe Chevallier, Wayne Kinney, Edmond Ward
  • Publication number: 20110175048
    Abstract: According to one embodiment, a nonvolatile memory device includes first and second conductive layers, a resistance change layer, and a rectifying element. The first conductive layer has first and second major surfaces. The second conductive layer has third and fourth major surfaces, a side face, and a corner part. The third major surface faces the first major surface and includes a plane parallel to the first major face and is provided between the fourth and first major surfaces. The corner part is provided between the third major surface and the side face. The corner part has a curvature higher than that of the third major surface. The resistance change layer is provided between the first and second conductive layers. The rectifying element faces the second major surface of the first conductive layer. An area of the third major surface is smaller than that the second major surface.
    Type: Application
    Filed: January 11, 2011
    Publication date: July 21, 2011
    Applicant: KABUSHIKI KAISHA TOSHIBA
    Inventors: Katsuyuki SEKINE, Ryota FUJITSUKA, Yoshio OZAWA
  • Publication number: 20110175053
    Abstract: According to one embodiment, a nonvolatile memory device includes a substrate, first electrodes, a first and a second interelectrode insulating layer, second electrodes, a memory portion and a first protrusion. The first electrodes are provided on the substrate and extend in a first direction. The first interelectrode insulating layer is provided between the first electrodes. The second electrodes are opposed to the first electrodes and extend in a second direction crossing the first direction. The second interelectrode insulating layer is provided between the second electrodes. The memory portion is provided between the first electrode and the second electrode. The first protrusion is conductive and provided at least one of between the first electrode and the memory portion and between the first interelectrode insulating layer and the memory portion, and between the second electrode and the memory portion and between the second interelectrode insulating layer and the memory portion.
    Type: Application
    Filed: September 20, 2010
    Publication date: July 21, 2011
    Applicant: KABUSHIKI KAISHA TOSHIBA
    Inventor: Hiroyuki FUKUMIZU
  • Publication number: 20110175050
    Abstract: Various aspect are directed to a memory device or memory cell with a metal-oxide memory element arranged in electrical series along a current path between at least a first electrode, a metal-oxide memory element adjacent to the first electrode, and a second electrode. The first electrode comprises an electrode material having a first work function. The metal-oxide memory element comprises a metal-oxide material having a second work function. The first work function is greater than the second work function. Thermionic emission characterizes the current through this memory.
    Type: Application
    Filed: September 9, 2010
    Publication date: July 21, 2011
    Applicant: Macronix International Co., Ltd.
    Inventors: Wei-Chih Chien, Yi-Chou Chen
  • Patent number: 7983068
    Abstract: An integrated circuit including a memory element and method for manufacturing the integrated circuit are described. In some embodiments, the memory element includes a switching layer that selectively switches between a low resistance state and a high resistance state, and a positive temperature coefficient layer in thermal contact with the switching layer, the positive temperature coefficient layer having a resistance that increases in response to an increase in temperature.
    Type: Grant
    Filed: February 12, 2008
    Date of Patent: July 19, 2011
    Assignee: Qimonda AG
    Inventor: Klaus-Dieter Ufert
  • Publication number: 20110171811
    Abstract: A method for fabricating a resistor for a resistance random access memory (RRAM) includes: (a) forming a first electrode over a substrate; (b) forming a variable resistance layer of zirconium oxide on the first electrode under a working temperature, which ranges from 175° C. to 225° C.; and (c) forming a second electrode of Ti on the variable resistance layer.
    Type: Application
    Filed: June 4, 2010
    Publication date: July 14, 2011
    Inventors: Tseung-Yuen TSENG, Sheng-Yu Wang, Chen-Han Tsai
  • Publication number: 20110170331
    Abstract: Example embodiments disclose a semiconductor device using resistive memory material layers and a method of driving the semiconductor device. The semiconductor device includes a plurality of memory cells. At least one memory cell includes a uni-polar variable resistor and a bi-polar variable resistor connected in series and configured to switch between low resistance states and high resistance states, respectively, according to an applied voltage.
    Type: Application
    Filed: November 10, 2010
    Publication date: July 14, 2011
    Inventors: Jeong-hoon OH, Kyung-chang Ryoo, Byung-gook Park, Kyung-seok Oh, In-gyu Baek
  • Publication number: 20110168965
    Abstract: Chalcogenide materials conventionally used in chalcogenide memory devices and ovonic threshold switches may exhibit a tendency called drift, wherein threshold voltage or resistance changes with time. By providing a compensating material which exhibits an opposing tendency, the drift may be compensated. The compensating material may be mixed into a chalcogenide, may be layered with chalcogenide, may be provided with a heater, or may be provided as part of an electrode in some embodiments. Both chalcogenide and non-chalcogenide compensating materials may be used.
    Type: Application
    Filed: March 25, 2011
    Publication date: July 14, 2011
    Inventor: Semyon D. Savransky
  • Publication number: 20110161605
    Abstract: A memory device includes a memory cell. The memory cell includes: a bipolar memory element and a bidirectional switching element. The bidirectional switching element is connected to ends of the bipolar memory element, and has a bidirectional switching characteristic. The bidirectional switching element includes: a first switching element and a second switching element. The first switching element is connected to a first end of the bipolar memory element and has a first switching direction. The second switching element is connected to a second end of the bipolar memory element and has a second switching direction. The second switching direction is opposite to the first switching direction.
    Type: Application
    Filed: November 18, 2010
    Publication date: June 30, 2011
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Myoung-jae Lee, Dong-soo Lee, Chang-bum Lee, Seung-ryul Lee
  • Publication number: 20110147691
    Abstract: A semiconductor memory device includes a first conductive line, a second conductive line, a cell unit, a silicon nitride film and a double-sidewall film. The first conductive line extends in a first direction. The second conductive line extends in a second direction crossing the first direction. The cell unit includes a phase-change film and a rectifier element connected in series with each other between the first conductive line and the second conductive line. The silicon nitride film is formed on a side surface of the phase-change film. The double-sidewall film includes a silicon oxide film and the silicon nitride film formed on a side surface of the rectifier element.
    Type: Application
    Filed: August 30, 2010
    Publication date: June 23, 2011
    Inventor: Nobuaki YASUTAKE
  • Publication number: 20110147696
    Abstract: A resistive random access memory (RRAM) devices and resistive random access memory (RRAM) arrays are provided, the RRAM devices include a first electrode layer, a variable resistance material layer formed of an oxide of a metallic material having a plurality of oxidation states, an intermediate electrode layer on the variable resistance material layer and formed of a conductive material having a lower reactivity with oxygen than the metallic material, and a second electrode layer on the intermediate electrode layer. The RRAM arrays include at least one of the aforementioned RRAM devices.
    Type: Application
    Filed: August 19, 2010
    Publication date: June 23, 2011
    Inventors: Dong-soo Lee, Chang-bum Lee, Chang-jung Kim
  • Patent number: 7964869
    Abstract: A memory element comprises a first electrode, a second electrode, and a resistance variable film 2 which is disposed between the first and second electrodes to be connected to the first and second electrodes, a resistance value of the resistance variable film 2 varying based on voltage applied between the first and second electrodes, the resistance variable film 2 includes a layer 2a made of Fe3O4 and a layer 2b made of Fe2O3 or a spinel structure oxide which is expressed as MFe2O4 (M: metal element except for Fe); and the layer 2a made of Fe3O4 is thicker than the layer 2b made of Fe2O3 or the spinel structure oxide.
    Type: Grant
    Filed: August 17, 2007
    Date of Patent: June 21, 2011
    Assignee: Panasonic Corporation
    Inventors: Shunsaku Muraoka, Satoru Fujii, Satoru Mitani, Koichi Osano
  • Publication number: 20110128779
    Abstract: Embodiments include but are not limited to apparatuses and systems including memory having a memory cell including a variable resistance memory layer, and a selector switch in direct contact with the memory cell, and configured to facilitate access to the memory cell. Other embodiments may be described and claimed.
    Type: Application
    Filed: November 30, 2010
    Publication date: June 2, 2011
    Inventors: Andrea Redaelli, Agostino Pirovano
  • Publication number: 20110114913
    Abstract: In the present invention, a metal oxide or nitride compound which is a wide-band-gap semiconductor abuts a silicon, germanium, or alloy of silicon and/or germanium of the opposite conductivity type to form a p-n heterojunction. This p-n heterojunction can be used to advantage in various devices. In preferred embodiments, one terminal of a vertically oriented p-i-n heterojunction diode is a metal oxide or nitride layer, while the rest of the diode is formed of a silicon or silicon-germanium resistor. For example, a diode may include a heavily doped n-type silicon region, an intrinsic silicon region, and a nickel oxide layer serving as the p-type terminal. Many of these metal oxides and nitrides exhibit resistivity-switching behavior, and such a heterojunction diode can be used in a nonvolatile memory cell, for example in a monolithic three dimensional memory array.
    Type: Application
    Filed: January 17, 2011
    Publication date: May 19, 2011
    Inventors: Tanmay Kumar, S. Brad Herner
  • Publication number: 20110114912
    Abstract: A nonvolatile semiconductor memory device (100) comprises a substrate (102) provided with a transistor (101); a first interlayer insulating layer (103) formed over the substrate to cover the transistor; a first contact plug (104) formed in the first interlayer insulating layer and electrically connected to either of a drain electrode (101a) or a source electrode (101b) of the transistor, and a second contact plug (105) formed in the first interlayer insulating layer and electrically connected to the other of the drain electrode or the source electrode of the transistor; a resistance variable layer (106) formed to cover a portion of the first contact plug; a first wire (107) formed on the resistance variable layer; and a second wire (108) formed to cover a portion of the second contact plug; an end surface of the resistance variable layer being coplanar with an end surface of the first wire.
    Type: Application
    Filed: February 9, 2009
    Publication date: May 19, 2011
    Inventors: Takumi Mikawa, Yoshio Kawashima, Koji Arita, Takeki Ninomiya
  • Patent number: 7939816
    Abstract: Provided are a multi-bit memory device having resistive material layers as a storage node, and methods of manufacturing and operating the same. The memory device includes a substrate, a transistor formed on the substrate, and a storage node coupled to the transistor, wherein the storage node includes: a lower electrode connected to the substrate; a first phase change layer formed on the lower electrode; a first barrier layer overlying the first phase change layer; a second phase change layer overlying the first barrier layer; and an upper electrode formed on the second phase change layer.
    Type: Grant
    Filed: March 31, 2010
    Date of Patent: May 10, 2011
    Assignee: Samsung Electronics Co., Ltd.
    Inventor: Jung-hyun Lee
  • Publication number: 20110096595
    Abstract: Disclosed is a resistance change type nonvolatile memory that has an insulation film structure, is advantageous for the implementation of high integration, and achieves a stable switching characteristic, and a manufacturing method therefor. The memory includes at least an MIM (Metal/Insulator/Metal) structure including an insulation film (2) sandwiched between metal electrodes (1) and (3), and the insulation film (2) includes a laminated structure including a Ta2O5 film and a TiO2 film with a thickness of less than 30 nm. The Ta2O5 film is a stoichiometric amorphous film.
    Type: Application
    Filed: June 19, 2009
    Publication date: April 28, 2011
    Inventor: Masayuki Terai
  • Publication number: 20110095259
    Abstract: A resistance changing device includes a resistive layer of a hetero structure interposed between a lower electrode and an upper electrode, and including a plurality of resistive material layers, each having a different resistivity, stacked therein, wherein resistivities of the resistive material layers decrease from the lower electrode toward the upper electrode. Since the resistive layer has a hetero structure in which a plurality of resistive material layers, each having a different resistivity, are stacked in such a manner that the resistivity decreases as it goes from the lower electrode to the upper electrode, it is possible to improve the distributions of the set/reset voltage and the set/reset current, while reducing a reset current of a resistance changing device at the same time.
    Type: Application
    Filed: February 1, 2010
    Publication date: April 28, 2011
    Inventor: Yu-Jin Lee
  • Publication number: 20110089393
    Abstract: A memory, comprising a metal portion, a first metal layer and second metal oxide layer is provided. The first metal oxide layer is on the metal element, and the first metal oxide layer includes N resistance levels. The second metal oxide layer is on the first metal oxide layer, and the second metal oxide layer includes M resistance levels. The memory has X resistance levels and X is less than the summation of M and N, for minimizing a programming disturbance.
    Type: Application
    Filed: October 19, 2009
    Publication date: April 21, 2011
    Applicant: MACRONIX INTERNATIONAL CO., LTD.
    Inventors: Kuo-Pin Chang, Erh-Kun Lai
  • Publication number: 20110089395
    Abstract: A semiconductor memory device having a cross point structure includes a plurality of upper electrodes arranged to extend in one direction, and a plurality of lower electrodes arranged to extend in another direction at a right angle to the one direction of the upper electrodes. Memory materials are provided between the upper electrodes and the lower electrodes for storage of data. The memory materials are made of a perovskite material and arranged at the lower electrodes side of the corresponding upper electrode extending along the corresponding upper electrode.
    Type: Application
    Filed: December 22, 2010
    Publication date: April 21, 2011
    Applicant: Sharp Kabushiki Kaisha
    Inventors: Tetsuya OHNISHI, Naoyuki Shinmura, Shinobu Yamazaki, Takahiro Shibuya, Takashi Nakano, Masayuki Tajiri, Shigeo Ohnishi
  • Patent number: 7923713
    Abstract: A non-volatile memory cell is constructed from a chalcogenide alloy structure and an associated electrode side wall. The electrode is manufactured with a predetermined thickness and juxtaposed against a side wall of the chalcogenide alloy structure, wherein at least one of the side walls is substantially perpendicular to a planar surface of the substrate. The thickness of the electrode is used to control the size of the active region created within the chalcogenide alloy structure. Additional memory cells can be created along rows and columns to form a memory matrix. The individual memory cells are accessed through address lines and address circuitry created during the formation of the memory cells. A computer can thus read and write data to particular non-volatile memory cells within the memory matrix.
    Type: Grant
    Filed: April 16, 2009
    Date of Patent: April 12, 2011
    Assignee: Macronix International Co., Ltd.
    Inventor: Hsiang-Lan Lung
  • Patent number: 7919774
    Abstract: A lower electrode layer 2, an upper electrode layer 4 formed above the lower electrode layer 2, and a metal oxide thin film layer 3 formed between the lower electrode layer 2 and the upper electrode layer 4 are provided. The metal oxide thin film layer 3 includes a first region 3a whose value of resistance increases or decreases by an electric pulse that is applied between the lower electrode layer 2 and the upper electrode layer 4 and a second region 3b arranged around the first region 3a and having a larger content of oxygen than the first region 3a, wherein the lower and upper electrode layers 2 and 4 and at least a part of the first region 3a are arranged so as to overlap as viewed from the direction of the thickness of the first region 3a.
    Type: Grant
    Filed: February 19, 2010
    Date of Patent: April 5, 2011
    Assignee: Panasonic Corporation
    Inventors: Yoshio Kawashima, Takeshi Takagi, Takumi Mikawa, Zhiqiang Wei
  • Publication number: 20110073833
    Abstract: A resistance memory element having a pair of electrodes and an insulating film sandwiched between a pair of electrodes includes a plurality of cylindrical electrodes of a cylindrical structure of carbon formed in a region of at least one of the pair of electrodes, which is in contact with the insulating film. Thus, the position of the filament-shaped current path which contributes to the resistance states of the resistance memory element can be controlled by the positions and the density of the cylindrical electrodes.
    Type: Application
    Filed: December 6, 2010
    Publication date: March 31, 2011
    Applicant: FUJITSU LIMITED
    Inventors: Mizuhisa NIHEI, Hiroyasu Kawano
  • Publication number: 20110049465
    Abstract: A semiconductor integrated circuit device including: multiple wiring layers stacked on a semiconductor substrate with interlayer insulating films interposed therebetween; wiring hook-up portions extended from the corresponding wirings in the respective wiring layers; and contact conductors so buried in interlayer insulating films as to pass through the hook-up portions for vertically leading wirings of the respective wiring layers, wherein the hook-up portions have different sizes from each other between at least two layers in the wiring layers.
    Type: Application
    Filed: March 19, 2010
    Publication date: March 3, 2011
    Applicant: Kabushiki Kaisha Toshiba
    Inventor: Hiroyuki NAGASHIMA
  • Patent number: 7897950
    Abstract: A magnetic memory includes a magnetic tunneling junction element having a reference layer, a tunnel barrier layer and a recording layer laminated in order, with information being written to the recording layer in accordance with spin injection magnetization reversal caused by a current, and information written to the recording layer being read out using a current. The magnetic tunneling junction element is disposed on a plug connected to a selection transistor, and a sidewall insulating film covering a side portion of the recording layer of the magnetic tunneling junction element is formed.
    Type: Grant
    Filed: January 31, 2007
    Date of Patent: March 1, 2011
    Assignee: Sony Corporation
    Inventor: Mitsuharu Shoji
  • Publication number: 20110044089
    Abstract: A resistive switching non-volatile memory element is disclosed comprising a resistive switching metal-oxide layer sandwiched between and in contact with a top electrode and a bottom electrode, the resistive switching metal oxide layer having a substantial isotropic non-stoichiometric metal-to-oxygen ratio. For example, the memory element may comprise a nickel oxide resistive switching layer sandwiched between and in contact with a nickel top electrode and a nickel bottom electrode whereby the ratio oxygen-to-nickel of the nickel oxide layer is between 0 and 0.85.
    Type: Application
    Filed: June 2, 2010
    Publication date: February 24, 2011
    Applicant: IMEC
    Inventors: Ludovic Goux, Judit Lisoni Reyes, Dirk Wouters
  • Publication number: 20110031465
    Abstract: A resistance variable element of the present invention comprises a first electrode (103), a second electrode (107), and a resistance variable layer which is interposed between the first electrode (103) and the second electrode (107) to contact the first electrode (103) and the second electrode (107), the resistance variable layer being configured to change in response to electric signals with different polarities which are applied between the first electrode (103) and the second electrode (107), the resistance variable layer comprising an oxygen-deficient transition metal oxide layer, and the second electrode (107) comprising platinum having minute hillocks (108).
    Type: Application
    Filed: July 22, 2009
    Publication date: February 10, 2011
    Applicant: PANASONIC CORPORATION
    Inventors: Satoru Mitani, Shunsaku Muraoka, Yoshihiko Kanzawa, Koji Katayama, Ryoko Miyanaga, Satoru Fujii, Takeshi Takaji
  • Publication number: 20110024716
    Abstract: A memristor includes a first electrode having a first surface, at least one electrically conductive nanostructure provided on the first surface, in which the at least one electrically conductive nanostructure is relatively smaller than a width of the first electrode, a switching material positioned upon said first surface, in which the switching material covers the at least one electrically conductive nanostructure, and a second electrode positioned upon the switching material substantially in line with the at least one electrically conductive nanostructure, in which an active region in the switching material is formed substantially between the at least one electrically conductive nanostructure and the first electrode.
    Type: Application
    Filed: July 28, 2009
    Publication date: February 3, 2011
    Inventors: Alexandre M. Bratkovski, Qiangfei Xia, Jianhua Yang
  • Publication number: 20110026297
    Abstract: A variable and reversible resistive element includes a transition metal oxide layer, a bottom electrode and at least one conductive plug module. The bottom electrode is disposed under the transition metal oxide layer. The conductive plug module is disposed on the transition metal oxide layer. The conductive plug module includes a metal plug and a barrier layer. The conductive plug is electrically connected with the transition metal oxide layer. The barrier layer surrounds the metal plug, wherein the transition metal oxide layer is made by reacting a portion of a dielectric layer being directly below the metal plug and a portion of the barrier layer contacting the portion of the dielectric layer, wherein the dielectric layer is formed on the bottom electrode. Moreover, a non-volatile memory device and methods for operating and manufacturing the same is disclosed in specification.
    Type: Application
    Filed: July 30, 2009
    Publication date: February 3, 2011
    Applicant: ART TALENT INDUSTRIAL LIMITED
    Inventors: Chrong-Jung LIN, Ya-Chin KING
  • Publication number: 20110024714
    Abstract: A nanoscale three-terminal switching device has a bottom electrode, a top electrode, and a side electrode, each of which may be a nanowire. The top electrode extends at an angle with respect to the bottom electrode and has an end section going over and overlapping the bottom electrode. An active region is disposed between the top electrode and bottom electrode and contains a switching material. The side electrode is disposed opposite from the top electrode and in electrical contact with the active region. A self-aligned fabrication process may be used to automatically align the formation of the top and side electrodes with respect to the bottom electrode.
    Type: Application
    Filed: July 30, 2009
    Publication date: February 3, 2011
    Inventors: Wei Wu, Qiangfei Xia, Philip J. Kuekes, R. Stanley Williams
  • Patent number: 7875873
    Abstract: A memory device utilizes a phase change material as the storage medium. The phase change material includes at least one of Ge, Sb, Te, Se, As, and S, as well as a nitride compound as a dopant. The memory device can be a solid-state memory cell with electrodes in electrical communication with the phase change medium, an optical phase change storage device in which data is read and written optically, or a storage device based on the principle of scanning probe microscopy.
    Type: Grant
    Filed: December 16, 2008
    Date of Patent: January 25, 2011
    Assignees: International Business Machines Corporation, Macronix International Co., Ltd.
    Inventors: Yi-Chou Chen, Frances Anne Houle, Simone Raoux, Charles Rettner, Alejandro Gabriel Schrott
  • Patent number: 7875883
    Abstract: The present invention relates to a transistor for selecting a storage cell and a switch using a solid electrolyte. In a storage cell, a metal is stacked on a drain diffusion layer of a field-effect transistor formed on a semiconductor substrate surface. The solid electrolyte using the metal as a carrier is stacked on the metal. The solid electrolyte contacts with the metal via a gap, and the metal is connected to a common grounding conductor. A source of the field-effect transistor is connected to a column address line, and a gate of the field-effect transistor is connected to a row address line.
    Type: Grant
    Filed: September 24, 2002
    Date of Patent: January 25, 2011
    Assignees: Japan Science and Technology Agency, Riken, NEC Corporation
    Inventors: Toshitsugu Sakamoto, Masakazu Aono, Tsuyoshi Hasegawa, Tomonobu Nakayama, Kazuya Terabe, Hisao Kawaura, Tadahiko Sugibayashi
  • Publication number: 20110006278
    Abstract: A variable resistance non-volatile memory device of the laminated structure of an upper electrode a variable resistance material a lower electrode includes an insulating film formed for being contacted with the variable resistance material and a reset electrode formed for being contacted with the insulating film without being contacted with the upper electrode or the lower electrode. The device is reset by applying a voltage to the reset electrode. A low resistance value for the set state and a high resistance value for the reset state may be obtained as the current during the reset operation of the device is reduced. A low reset current and a high resistance ratio between the resistance value for the set state and that for the reset state are simultaneously achieved.
    Type: Application
    Filed: January 26, 2009
    Publication date: January 13, 2011
    Inventor: Kensuke Takahashi
  • Publication number: 20110001109
    Abstract: A nonvolatile memory element (100) includes a variable resistance layer (107) including a first metal oxide MOx and a second metal oxide MOy, and reaction energy of chemical reaction related to the first metal oxide, the second metal oxide, oxygen ions, and electrons is 2 eV or less. The chemical reaction is expressed by a formula 13, where a combination (MOx, MOy) of MOx and MOy is selected from a group including (Cr2O3, CrO3), (Co3O4, Co2O3), (Mn3O4, Mn2O3), (VO2, V2O5), (Ce2O3, CeO2), (W3O8, WO3), (Cu2O, CuO), (SnO, SnO2), (NbO2, Nb2O5), and (Ti2O3, TiO2).
    Type: Application
    Filed: February 3, 2010
    Publication date: January 6, 2011
    Inventors: Takeki Ninomiya, Takeshi Takagi, Zhiqiang Wei
  • Publication number: 20110001110
    Abstract: A resistance change element including: a lower electrode formed on at least one of a semiconductor and insulating substrate; a resistance change material layer formed on the lower electrode and including a transition metal oxide as a major component; and an upper electrode formed on the resistance change material layer. The resistance change material layer is formed of a nickel oxide containing nickel vacancy and having a higher oxygen concentration than a stoichiometric composition, and has a stacked structure with different composition ratios.
    Type: Application
    Filed: April 7, 2009
    Publication date: January 6, 2011
    Inventor: Kensuke Takahashi
  • Publication number: 20100327253
    Abstract: According to one embodiment, a variable resistance layer includes a mixture of a first compound and a second compound. The first compound includes carbon (C) as well as at least one element selected from a group of elements G1. The group of elements G1 consists of hydrogen (H), boron (B), nitrogen (N), silicon (Si), and titanium (Ti). The second compound includes at least one compound selected from a group of compounds G2. The group of compounds G2 consists of silicon oxide (SiO2), silicon oxynitride (SiON), silicon nitride (Si3N4), carbon nitride (C3N4), boron nitride (BN), aluminum nitride (AlN), aluminum oxide (Al2O3), and silicon carbide (SiC). Concentration of the first compound in the variable resistance layer is not less than 30 volume percent, and not more than 70 volume percent.
    Type: Application
    Filed: June 29, 2010
    Publication date: December 30, 2010
    Applicant: KABUSHIKI KAISHA TOSHIBA
    Inventors: Tsukasa NAKAI, Hiroyuki FUKUMIZU, Yasuhiro NOJIRI, Motoya KISHIDA, Kazuyuki YAHIRO, Yasuhiro SATOH
  • Patent number: 7859025
    Abstract: A metal ion transistor and related methods are disclosed. In one embodiment, the metal ion transistor includes a cell positioned in at least one isolation layer, the cell including a metal ion doped low dielectric constant (low-k) dielectric material sealed from each adjacent isolation layer; a first electrode contacting the cell on a first side; a second electrode contacting the cell on a second side; and a third electrode contacting the cell on a third side, wherein each electrode is isolated from each other electrode.
    Type: Grant
    Filed: December 6, 2007
    Date of Patent: December 28, 2010
    Assignees: International Business Machines Corporation, Infineon Technologies North America Corporation
    Inventors: Fen Chen, Armin Fischer
  • Patent number: 7851888
    Abstract: Non-volatile memories formed on a substrate and fabrication methods are disclosed. A bottom electrode comprising a metal layer is disposed on the substrate. A buffer layer comprising a LaNiO3 film is disposed over the metal layer. A resistor layer comprising a SrZrO3 film is disposed on the buffer layer. A top electrode is disposed on the resistor layer.
    Type: Grant
    Filed: March 20, 2007
    Date of Patent: December 14, 2010
    Assignee: Winbond Electronics Corp.
    Inventors: Tseung-Yuen Tseng, Chun-Chieh Lin, Chao-Cheng Lin
  • Publication number: 20100308298
    Abstract: A nonvolatile memory element includes a first electrode (103) formed on a substrate (101), a resistance variable layer (108) and a second electrode (107), wherein the resistance variable layer has a multi-layer structure including at least three layers which are a first transition metal oxide layer (104), a second transition metal oxide layer (106) which is higher in oxygen concentration than the first transition metal oxide layer (104), and a transition metal oxynitride layer (105). The second transition metal oxide layer (106) is in contact with either one of the first electrode (103) and the second electrode (107). The transition metal oxynitride layer (105) is provided between the first transition metal oxide layer (104) and the second transition metal oxide layer (106).
    Type: Application
    Filed: September 29, 2009
    Publication date: December 9, 2010
    Inventors: Takeki Ninomiya, Koji Arita, Takumi Mikawa, Satoru Fujii
  • Publication number: 20100295012
    Abstract: A nonvolatile memory element comprises a resistance variable element 105 configured to reversibly change between a low-resistance state and a high-resistance state in response to electric signals with different polarities which are applied thereto; and a current controlling element 112 configured such that when a current flowing when a voltage whose absolute value is a first value as a desired value which is larger than 0 and smaller than a predetermined voltage value and whose polarity is a first polarity is applied is a first current and a current flowing when a voltage whose absolute value is the first value and whose polarity is a second polarity different from the first polarity is applied is a second current, the first current is higher than the second current, and the resistance variable element is connected in series with the current controlling element such that a polarity of a voltage applied to the current controlling element when the resistance variable element is changed from the low-resistance s
    Type: Application
    Filed: November 18, 2009
    Publication date: November 25, 2010
    Inventors: Takumi Mikawa, Kiyotaka Tsuji, Takashi Okada
  • Publication number: 20100283028
    Abstract: An integrated circuit memory cell including: a semiconductor having a first active area, a second active area, and a channel between the active areas; and a layer of a variable resistance material (VRM) directly above the channel. In one embodiment, there is a first conductive layer between the VRM and the channel and a second conductive layer directly above the VRM layer. The VRM preferably is a correlated electron material (CEM). The memory cell comprises a FET, such as a JFET or a MESFET. In another embodiment, there is a layer of an insulating material between the VRM and the channel. In this case, the memory cell may include a MOSFET structure.
    Type: Application
    Filed: July 21, 2010
    Publication date: November 11, 2010
    Applicant: Symetrix Corporation
    Inventors: Matthew D. Brubaker, Carlos A. Paz de Araujo, Jolanta Celinska
  • Publication number: 20100283026
    Abstract: A first wire layer (19) including first memory wires (12) is connected to a second wire layer (20) including second memory wires (17) via first contacts (21) penetrating a first interlayer insulating layer (13). The first wire layer (13) is connected to and led out to upper wires (22) via second contacts (26) connected to the second wire layer (20) and penetrating the second interlayer insulating layer (18). The first contacts (21) penetrate semiconductor layer (17b) or insulator layer (17c) of the second wire layer (20).
    Type: Application
    Filed: December 26, 2008
    Publication date: November 11, 2010
    Inventors: Takumi Mikawa, Yoshio Kawashima, Ryoko Miyanaga
  • Publication number: 20100277969
    Abstract: A resistive random access memory (RRAM) cell that includes a first electrode having a lower portion, a continuous side portion and an upper portion, the lower portion and the continuous side portion having an outer surface and an inner surface; a resistive layer having a lower portion, a continuous side portion and an upper portion, the lower portion and the continuous side portion having an outer surface and an inner surface; and a second electrode having a lower portion, an upper portion and an outer surface; wherein the outer surface of the resistive layer directly contacts the inner surface of the first electrode.
    Type: Application
    Filed: July 14, 2010
    Publication date: November 4, 2010
    Applicant: SEAGATE TECHNOLOGY LLC.
    Inventors: Shaoping Li, Insik Jin, Zheng Gao, Eileen Yan, Kaizhong Gao, Haiwen Xi, Song Xue
  • Publication number: 20100270528
    Abstract: Disclosed are a resistive random access memory device (ReRAM) and a method for manufacturing the same. The ReRAM includes a cell array including a metal oxide nanowire formed inside a micropore array of a porous template, a first electrode electrically connected to an upper protrusion of the metal oxide nanowire, the upper protrusion being exposed to an upper portion of the porous template, and located in an upper portion of the cell array, and a second electrode electrically connected to a lower protrusion of the metal oxide nanowire, the lower protrusion being exposed to a lower portion of the porous template, and located in a lower portion of the cell array.
    Type: Application
    Filed: October 10, 2008
    Publication date: October 28, 2010
    Inventors: Kyung-Hwa Yoo, Sung In Kim, Jae Hak Lee, Young Wook Chang
  • Publication number: 20100271859
    Abstract: A nonvolatile memory element (101) of the present invention comprises a resistance variable layer (112) which intervenes between a first electrode (111) and a second electrode (113) and is configured to include at least an oxide of a metal element of VI group, V group or VI group, and when an electric pulse of a specific voltage is applied between the first voltage (111) and the second voltage (113), the resistance variable layer is turned to have a first high-resistance state or a second high-resistance state in which its resistance value is a high-resistance value RH, or a low-resistance state in which its resistance value is a low-resistance value RL.
    Type: Application
    Filed: September 25, 2008
    Publication date: October 28, 2010
    Applicant: PANASONIC CORPORATION
    Inventors: Koichi Osano, Shunsaku Muraoka, Satoru Fujii, Kazuhiko Shimakawa
  • Publication number: 20100264391
    Abstract: The fabrication of seek-scan probe (SSP) memory devices involves processing on both-sides of a wafer. However, there are temperature restrictions on the mover circuitry side of the wafer and doping level constrains for either side of wafer. Using a low doped EPI layer on a highly doped substrate solves this issue and provides good STO growth.
    Type: Application
    Filed: September 30, 2008
    Publication date: October 21, 2010
    Inventors: Ajay Jain, Valluri R. Rao, John Magana
  • Publication number: 20100264398
    Abstract: A chemical vapor deposition (CVD) method for depositing materials including germanium (Ge), antimony (Sb) and nitrogen (N) which, in some embodiments, has the ability to fill high aspect ratio openings is provided. The CVD method of the instant invention permits for the control of nitrogen-doped GeSb stoichiometry over a wide range of values and the inventive method is performed at a substrate temperature of less than 400° C., which makes the inventive method compatible with existing interconnect processes and materials. In some embodiments, the inventive method is a non-selective CVD process, which means that the nitrogen-doped GeSb materials are deposited equally well on insulating and non-insulating materials. In other embodiments, a selective CVD process is provided in which the nitrogen-doped GeSb materials are deposited only on regions of a substrate in a metal which is capable of forming an eutectic alloy with germanium.
    Type: Application
    Filed: July 1, 2010
    Publication date: October 21, 2010
    Applicant: International Business Machines Corporation
    Inventors: Jennifer L. Gardner, Fenton R. Mc Feely, John J. Yurkas
  • Publication number: 20100258782
    Abstract: Resistive-switching memory elements having improved switching characteristics are described, including a memory element having a first electrode and a second electrode, a switching layer between the first electrode and the second electrode comprising hafnium oxide and having a first thickness, and a coupling layer between the switching layer and the second electrode, the coupling layer comprising a material including metal titanium and having a second thickness that is less than 25 percent of the first thickness.
    Type: Application
    Filed: February 12, 2010
    Publication date: October 14, 2010
    Inventors: Ronald John Kuse, Imran Hashim, Tony Chiang
  • Patent number: 7800094
    Abstract: Memory devices based on tungsten-oxide memory regions are described, along with methods for manufacturing and methods for programming such devices. The tungsten-oxide memory region can be formed by oxidation of tungsten material using a non-critical mask, or even no mask at all in some embodiments. A memory device described herein includes a bottom electrode and a memory element on the bottom electrode. The memory element comprises at least one tungsten-oxygen compound and is programmable to at least two resistance states. A top electrode comprising a barrier material is on the memory element, the barrier material preventing movement of metal-ions from the top electrode into the memory element.
    Type: Grant
    Filed: December 12, 2007
    Date of Patent: September 21, 2010
    Assignee: Macronix International Co., Ltd.
    Inventors: ChiaHua Ho, Erh Kun Lai