Insulated Gate Bipolar Mode Transistor (e.g., Igbt; Igt; Comfet) (epo) Patents (Class 257/E29.197)
  • Publication number: 20110204414
    Abstract: A reverse-conducting semiconductor device includes a freewheeling diode and an insulated gate bipolar transistor (IGBT) on a common wafer. Part of the wafer forms a base layer with a base layer thickness. The IGBT includes a collector side and an emitter side arranged on opposite sides of the wafer. A first layer of a first conductivity type and a second layer of a second conductivity type are alternately arranged on the collector side. The first layer includes at least one first region with a first region width and at least one first pilot region with a first pilot region width. The second layer includes at least one second region with a second region width and at least one second pilot region with a second pilot region width. Each second region width is equal to or larger than the base layer thickness, whereas each first region width is smaller than the base layer thickness. Each second pilot region width is larger than each first pilot region width.
    Type: Application
    Filed: May 2, 2011
    Publication date: August 25, 2011
    Applicant: ABB Technology AG
    Inventors: Arnost KOPTA, Munaf Rahimo
  • Patent number: 8004037
    Abstract: A surface between gate electrodes in an MOS gate structure is patterned so that missing portions are partially provided in surfaces of n+ emitter regions to thereby enlarge surface areas of p+ contact regions surrounded by the surfaces of the n+ emitter regions. In this manner, a highly reliable MOS type semiconductor device is provided which is improved in breakdown tolerance by suppressing an increase in the gain of a parasitic transistor caused by photo pattern defects produced easily in accordance with minute patterning in a process design rule.
    Type: Grant
    Filed: June 5, 2009
    Date of Patent: August 23, 2011
    Assignee: Fuji Electric Co., Ltd.
    Inventor: Tomoyuki Yamazaki
  • Patent number: 7999317
    Abstract: A p-type body region and an n-type buffer region are formed on an n? drift region. An n++ emitter region and a p++ contact region are formed on the p-type body region in contact with each other. A p++ collector region is formed on the n-type buffer region. An insulating film is formed on the n? drift region, and a gate insulating film is formed on the n++ emitter region, the p-type body region, and the n drift region. A gate electrode is formed on the insulating film and the gate insulating film. A p+ low-resistivity region is formed in the p-type body region and surrounding the interface between the n++ emitter region and between the p-type body region and the p++ contact region. The p-type body region has two local maxima of an impurity concentration profile at the interface between the body region and the gate insulating film.
    Type: Grant
    Filed: January 9, 2009
    Date of Patent: August 16, 2011
    Assignee: Fuji Electric Systems Co., Ltd.
    Inventors: Hong-Fei Lu, Mizushima Tomonori
  • Publication number: 20110193132
    Abstract: An insulated gate semiconductor device includes a semiconductor substrate, channel regions, floating regions, an emitter region, a body region, a hole stopper layer, and an emitter electrode. The channel regions and the floating regions are repeatedly arranged such that at least one floating region is located between adjacent channel regions. The emitter region and the body region are located in a surface portion of each channel region. The body region is deeper than the emitter region. The hole stopper layer is located in each floating region to divide the floating region into a first region and a second region. The emitter electrode is electrically connected to the emitter region and the first region.
    Type: Application
    Filed: January 20, 2011
    Publication date: August 11, 2011
    Applicant: DENSO CORPORATION
    Inventors: Kenji Kouno, Yukio Tsuzuki
  • Publication number: 20110186908
    Abstract: A sinker layer is in contact with a first conductivity-type well, and is separated from a first conductivity-type collector layer and a second conductivity-type drift layer. A second conductivity-type diffusion layer (second second-conductivity-type high-concentration diffusion layer) is formed in the surface layer of the sinker layer. The second conductivity-type diffusion layer has a higher impurity concentration than that of the sinker layer. The second conductivity-type diffusion layer and the first conductivity-type collector layer are isolated from each other with an element isolation insulating film interposed therebetween.
    Type: Application
    Filed: January 31, 2011
    Publication date: August 4, 2011
    Applicant: RENESAS ELECTRONICS CORPORATION
    Inventor: Hiroki FUJII
  • Publication number: 20110180813
    Abstract: An IGBT, which is capable of reducing on resistance by reducing channel mobility, includes: an n type substrate made of SiC and having a main surface with an off angle of not less than 50° and not more than 65° relative to a plane orientation of {0001}; a p type reverse breakdown voltage holding layer made of SiC and formed on the main surface of the substrate; an n type well region formed to include a second main surface of the reverse breakdown voltage holding layer; an emitter region formed in the well region to include the second main surface and including a p type impurity at a concentration higher than that of the reverse breakdown voltage holding layer; a gate oxide film formed on the reverse breakdown voltage holding layer; and a gate electrode formed on the gate oxide film. In a region including an interface between the well region and the gate oxide film, a high-concentration nitrogen region is formed to have a nitrogen concentration higher than those of the well region and the gate oxide film.
    Type: Application
    Filed: March 23, 2010
    Publication date: July 28, 2011
    Applicant: SUMITOMO ELECTRIC INDUSTRIES, LTD.
    Inventors: Shin Harada, Keiji Wada, Toru Hiyoshi
  • Publication number: 20110180843
    Abstract: An embodiment of a charge-balance power device formed in an epitaxial layer having a first conductivity type and housing at least two columns of a second conductivity type, which extend through the epitaxial layer. A first and a second surface region of the second conductivity type extend along the surface of the epitaxial layer on top of, and in contact with, a respective one of the columns, and a second and a third surface region of the first conductivity type extends within the first and the second surface region, respectively, facing the surface of the epitaxial layer. The columns extend at a distance from each other and are arranged staggered to one another with respect to a first direction and partially facing one another with respect to a second direction transversal to the first direction.
    Type: Application
    Filed: April 8, 2011
    Publication date: July 28, 2011
    Applicant: STMICROELECTRONICS S.R.L.
    Inventors: Fabio RUSSO, Antonio GRIMALDI, Fabio ZARA
  • Patent number: 7986003
    Abstract: A carrier storage layer is located in a region of a predetermined depth from a surface of an N? substrate, a base region is located in a shallower region than the predetermined depth and an emitter region is located in a surface of the N? substrate. The carrier storage layer is formed by phosphorus injected to have a maximum impurity concentration at the predetermined depth, the base region is formed by boron injected to have the maximum impurity concentration at a shallower position than the predetermined depth and the emitter region is formed by arsenic injected to have the maximum impurity concentration at the surface of the N? substrate. An opening is formed to extend through the emitter region, base region and the carrier storage layer. On the inner wall of the opening, a gate electrode is formed with a gate insulating film therebetween.
    Type: Grant
    Filed: July 26, 2007
    Date of Patent: July 26, 2011
    Assignee: Mitsubishi Electric Corporation
    Inventors: Shinji Aono, Hideki Takahashi, Yoshifumi Tomomatsu, Junichi Moritani
  • Publication number: 20110175139
    Abstract: An IGBT having a good balance between high switching speed and low on-resistance. Specifically disclosed is an IGBT 10 in which a defect layer 25 is formed in an n layer 102 in an active region 20 and formed in a p-type substrate 101 in a non-active region 40. In other words, the defect layer 25 in the active region 20 is at a shallower position than the defect layer 25 in the non-active region 40 when viewed from the surface. Due to this configuration, the switching speed is increased by reducing the amount of holes injected in the non-active region 40 in the IGBT 10. Meanwhile, the reduction of hole injection amount in the active region 20 is smaller than that in the non-active region 40, and thus increase in the on-resistance is suppressed at that time.
    Type: Application
    Filed: October 13, 2009
    Publication date: July 21, 2011
    Inventor: Katsuyuki Torii
  • Publication number: 20110169092
    Abstract: The present invention mainly provides an ESD protective element which can be built in high voltage semiconductor integrated circuit devices without increasing the chip area. An ESD protective element according to one embodiment has a construction comprising a semiconductor layer, a first region of a first conduction type formed in the semiconductor layer, a first region of a second conduction type formed in the semiconductor layer away from the first region of the first conduction type, a second region of the second conduction type formed in the first region of the second conduction type and has a higher impurity concentration than it, and a second region of the first conduction type formed in the second region of the second conduction type and has a high impurity concentration. The first and second regions of the second conduction type are in an electrically floating state.
    Type: Application
    Filed: November 8, 2010
    Publication date: July 14, 2011
    Inventors: Teruhisa IKUTA, Yoshinobu Satou
  • Publication number: 20110169046
    Abstract: In a semiconductor device of the present invention, a first base region 16 is extended to a part under a gate electrode 7 while having a vertical concentration profile of an impurity that increases from the surface of a semiconductor layer 3 and becomes maximum under an emitter region 5, and the length in the lateral direction from a point where the impurity concentration becomes maximum located under an end of the gate electrode 7 to the boundary with a second base region 15 is not smaller than the length in the vertical direction from the point where the impurity concentration becomes maximum to the boundary with the second base region 15.
    Type: Application
    Filed: March 24, 2011
    Publication date: July 14, 2011
    Applicant: Panasonic Corporation
    Inventors: Teruhisa Ikuta, Yoshinobu Sato
  • Patent number: 7977704
    Abstract: A semiconductor device having an IGBT includes: a substrate; a drift layer and a base layer on the substrate; trenches penetrating the base layer to divide the base layer into base parts; an emitter region in one base part; a gate element in the trenches; an emitter electrode; and a collector electrode. The one base part provides a channel layer, and another base part provides a float layer having no emitter region. The gate element includes a gate electrode next to the channel layer and a dummy gate electrode next to the float layer. The float layer includes a first float layer adjacent to the channel layer and a second float layer apart from the channel layer. The dummy gate electrode and the first float layer are coupled with a first float wiring on the base layer. The dummy gate electrode is isolated from the second float layer.
    Type: Grant
    Filed: January 27, 2009
    Date of Patent: July 12, 2011
    Assignees: Denso Corporation, Fuji Electric Device Technology Co., Ltd.
    Inventors: Masaki Koyama, Yoshifumi Okabe, Makoto Asai, Takeshi Fujii, Koh Yoshikawa
  • Publication number: 20110156094
    Abstract: A method for fabricating an electrical module comprising a first substrate plate (101), a second substrate plate (102), and semiconductor components (103-110) between the first and second substrate plates is presented. Also an electrical module obtainable with the method and an electrical converter device including such electrical modules are presented. In the method, a bond (112) between first sides of the semiconductor components and the first substrate plate is made by sintering and, subsequently, a bond (111) between second sides of the semiconductor components and the second substrate plate is made by soldering. As the sintered bond can withstand high temperatures, a high temperature solder can be used for the soldered bond without damaging the earlier made sintered bond.
    Type: Application
    Filed: June 29, 2010
    Publication date: June 30, 2011
    Applicant: ABB RESEARCH LTD.
    Inventors: Christoph Haederli, Chunlei Liu, Slavo Kicin, Bruno Agostini, Franz Wildner
  • Publication number: 20110156095
    Abstract: A semiconductor component includes a first emitter zone of a first conductivity type, a second emitter zone of a second conductivity type, a first base zone arranged between the first and second emitter zones and a first control structure. The first control structure includes a control electrode arranged adjacent the first emitter zone, the control electrode being insulated from the first emitter zone by a first dielectric layer and extending in a current flow direction of the semiconductor component. The first control structure includes a first control connection and at least one first connection zone arranged between the first control connection and the control electrode and comprising a semiconductor material.
    Type: Application
    Filed: December 23, 2010
    Publication date: June 30, 2011
    Applicant: INFINEON TECHNOLOGIES AG
    Inventors: Franz Hirler, Anton Mauder, Frank Pfirsch, Hans-Joachim Schulze
  • Publication number: 20110156096
    Abstract: This invention generally relates to LIGBTs, ICs comprising an LIGBT and methods of forming an LIGBT, and more particularly to an LIGBT comprising a substrate region of first conductivity type and peak dopant concentration less than about 1×1017/cm3; a lateral drift region of a second, opposite conductivity type adjacent the substrate region and electrically coupled to said substrate region; a charge injection region of the first conductivity type to inject charge toward said lateral drift region; a gate to control flow of said charge in said lateral drift region; metal enriched adhesive below said substrate region; and an intermediate layer below said substrate region to substantially suppress charge injection into said substrate region from said metal enriched adhesive.
    Type: Application
    Filed: December 29, 2009
    Publication date: June 30, 2011
    Inventors: Florin Udrea, Vasantha Pathirana, Tanya Trajkovic, Nishad Udugampola
  • Patent number: 7968914
    Abstract: A mechanical construction of an electrical module includes two or more electrical components (102-105). Each of the electrical components has a contact surface (106-109) that is capable of forming a galvanic contact with an external electrical conductor. The electrical module includes a holder element (101) that includes flexible material arranged to flexibly support the electrical components with respect to each other in such a way that the contact surfaces of the electrical components are capable of aligning with external surfaces independently of each other.
    Type: Grant
    Filed: February 5, 2009
    Date of Patent: June 28, 2011
    Assignee: ABB Oy
    Inventors: Matti Laitinen, Markku Talja, Jukka Sikanen, Christoph Haederli
  • Patent number: 7968940
    Abstract: Double gate IGBT having both gates referred to a cathode in which a second gate is for controlling flow of hole current. In on-state, hole current can be largely suppressed. While during switching, hole current is allowed to flow through a second channel. Incorporating a depletion-mode p-channel MOSFET having a pre-formed hole channel that is turned ON when 0V or positive voltages below a specified threshold voltage are applied between second gate and cathode, negative voltages to the gate of p-channel are not used. Providing active control of holes amount that is collected in on-state by lowering base transport factor through increasing doping and width of n well or by reducing injection efficiency through decreasing doping of deep p well. Device includes at least anode, cathode, semiconductor substrate, n? drift region, first & second gates, n+ cathode region; p+ cathode short, deep p well, n well, and pre-formed hole channel.
    Type: Grant
    Filed: September 27, 2007
    Date of Patent: June 28, 2011
    Assignee: Anpec Electronics Corporation
    Inventor: Florin Udrea
  • Publication number: 20110148337
    Abstract: Provided is an inverter-integrated motor including a motor and an inverter integrated in an efficient manner. Also provided is a semiconductor chip that can be used in this motor. An IGBT chip is constructed with an emitter terminal being provided at the apex of one face of a die having a regular triangular surface shape, a gate terminal being provided adjacent the opposite side to the apex, and a collector terminal being provided on the other face. A power semiconductor module is constructed with placing apices of the IGBT chips having the emitter terminals in abutment against each other. Six such power semiconductor chips are arranged in a regular hexagonal pattern to together constitute an inverter for converting DC power into three-phase AC power.
    Type: Application
    Filed: September 10, 2008
    Publication date: June 23, 2011
    Applicant: AISIN SEIKI KABUSHIKI KAISHA
    Inventor: Naoki Yamada
  • Publication number: 20110140165
    Abstract: A high voltage semiconductor device includes a semiconductor substrate, a p type base region in a first main surface, an n+ type emitter region in the p type base region, an n+ type cathode region adjacent to an end surface of the semiconductor substrate and not penetrating the semiconductor substrate, a p+ type collector region in a second main surface, a first main electrode, a second main electrode, a third main electrode, and a connection portion connecting the second main electrode and the third main electrode. A resistance between the p type base region and the n+ type cathode region is greater than a resistance between the p type base region and the p+ type collector region. In the high voltage semiconductor device in which an IGBT and a free wheel diode are formed in a single semiconductor substrate, occurrence of a snap-back phenomenon is suppressed.
    Type: Application
    Filed: October 7, 2010
    Publication date: June 16, 2011
    Applicant: MITSUBISHI ELECTRIC CORPORATION
    Inventors: Shigeru KUSUNOKI, Junji Yahiro, Yoshihiko Hirota
  • Publication number: 20110140166
    Abstract: In one embodiment, a method comprises forming an epitaxial layer over a substrate of an opposite conductivity type, the epitaxial layer being separated by a buffer layer having a doping concentration that is substantially constant in a vertical direction down to the buffer layer. A pair of spaced-apart trenches is formed in the epitaxial layer from a top surface of the epitaxial layer down at least into the buffer layer. A dielectric material is formed in the trenches over the first and second sidewall portions. Source/collector and body regions of are formed at the top of the epitaxial layer, the body region separating the source/collector region of the pillar from a drift region of the epitaxial layer that extends from the body region to the buffer layer. An insulated gate member is then formed in each of the trenches adjacent to and insulated from the body region.
    Type: Application
    Filed: January 11, 2011
    Publication date: June 16, 2011
    Applicant: Power Integrations, Inc.
    Inventors: Vijay Parthasarathy, Sujit Banerjee
  • Publication number: 20110133246
    Abstract: An internal combustion engine igniter semiconductor device is disclosed which is low cost yet secures energy withstand and reverse surge withstand capability. An IGBT includes a clamping diode between a collector electrode and a gate electrode. The IGBT has two n-type buffer layers of differing impurity concentrations between a p+ substrate and an n-type base layer of the IGBT, wherein the total thickness of the two-layer buffer layer is 50 ?m or less, and the overall impurity amount is 20×1013 cm?2 or less.
    Type: Application
    Filed: December 2, 2010
    Publication date: June 9, 2011
    Applicant: FUJI ELECTRIC SYSTEMS CO. LTD.
    Inventor: Katsunori UENO
  • Publication number: 20110133718
    Abstract: A semiconductor device provides a gate electrode formed on a lateral face of a wide trench, and thereby the gate electrode is covered by a gate insulating layer and a thick insulating layer to be an inter layer. Therefore, a parasitic capacitance of the gate becomes small, and there is no potential variation of the gate since there is no floating p-layer so that a controllability of the dv/dt can be improved. In addition, the conductive layer between the gate electrodes can relax the electric field applied to the corner of the gate electrode. In consequence, compatibility of low loss and low noise and high reliability can be achieved.
    Type: Application
    Filed: December 2, 2010
    Publication date: June 9, 2011
    Applicant: Hitachi, Ltd.
    Inventors: So WATANABE, Mutsuhiro Mori, Taiga Arai
  • Publication number: 20110127575
    Abstract: An n+-emitter layer arranged under an emitter electrode is formed of convex portions arranged at predetermined intervals and a main body coupled to the convex portions. A convex portion region is in contact with the emitter electrode, and a p+-layer doped more heavily than a p-base layer is arranged at least below the emitter layer. In a power transistor of a lateral structure, a latch-up immunity of a parasitic thyristor can be improved, and a turn-off time can be reduced.
    Type: Application
    Filed: January 28, 2011
    Publication date: June 2, 2011
    Applicant: MITSUBISHI ELECTRIC CORPORATION
    Inventor: Kazunari HATADE
  • Publication number: 20110121360
    Abstract: A semiconductor device includes a silicon substrate having a first major surface and a second major surface opposite to the first major surface, a drift layer and a collector layer formed in sequence in the silicon substrate from the first major surface, and an aluminum silicon film formed on the second major surface. The drift layer is of a first conductivity type, and is surrounded by a semiconductor layer of a second conductivity type including the collector layer.
    Type: Application
    Filed: December 17, 2010
    Publication date: May 26, 2011
    Applicant: Fuji Electric Device Technology Co., Ltd.
    Inventors: Kenichi KAZAMA, Tsunehiro NAKAJIMA, Koji SASAKI, Akio SHIMIZU, Takashi HAYASHI, Hiroki WAKIMOTO
  • Patent number: 7948040
    Abstract: A semiconductor device includes a semiconductor layer overlapping with a gate electrode and having an impurity region outside a region which overlaps with the gate electrode; a first conductive layer which is provided on a side provided with the gate electrode of the semiconductor layer and partially in contact with the impurity region; an insulating layer provided over the gate electrode and the first conductive layer; and a second conductive layer which is formed in the insulating layer and in contact with the first conductive layer through an opening at least part of which overlaps with the first conductive layer.
    Type: Grant
    Filed: February 15, 2008
    Date of Patent: May 24, 2011
    Assignee: Semiconductor Energy Laboratory Co., Ltd.
    Inventors: Shunpei Yamazaki, Kengo Akimoto
  • Publication number: 20110108883
    Abstract: Cutting work is performed on an n-semiconductor substrate (1) with an inverted trapezoid-shaped dicing blade to form grooves to be a second side walls (7). Bottom portions of the grooves are contacted with a p-diffusion layer (4) which is formed on a first principal plane (2) (front face) of the n-semiconductor substrate (1), so that the p-diffusion layer (4) is not cut. Then in the second side walls (7), a p-isolation layer (9) connected to a p-collector layer (8) and the p-diffusion layer (4) is formed. Since the p-diffusion layer (4) is not cut, a glass support substrate for supporting a wafer, and expensive adhesive, are not required, and therefore the p-isolation layer (4) can be formed at low cost.
    Type: Application
    Filed: May 13, 2009
    Publication date: May 12, 2011
    Applicant: FUJI ELECTRIC SYSTEMS CO. LTD.
    Inventors: Yasuhiko Tsukamoto, Kazuo Shimoyama
  • Publication number: 20110101416
    Abstract: A bipolar semiconductor device with a hole current redistributing structure and an n-channel IGBT are provided. The n-channel IGBT has a p-doped body region with a first hole mobility and a sub region which is completely embedded within the body region and has a second hole mobility which is lower than the first hole mobility. Further, a method for forming a bipolar semiconductor device is provided.
    Type: Application
    Filed: October 29, 2009
    Publication date: May 5, 2011
    Applicant: INFINEON TECHNOLOGIES AUSTRIA AG
    Inventors: Hans-Joachim Schulze, Francisco Javier Santos Rodriguez
  • Publication number: 20110095333
    Abstract: A method of forming a semiconductor device having an asymmetrical source and drain. In one embodiment, the method includes forming a gate structure on a first portion of the substrate having a well of a first conductivity. A source region of a second conductivity and drain region of the second conductivity is formed within the well of the first conductivity in a portion of the substrate that is adjacent to the first portion of the substrate on which the gate structure is present. A doped region of a second conductivity is formed within the drain region to provide an integrated bipolar transistor on a drain side of the semiconductor device, in which a collector is provided by the well of the first conductivity, the base is provided by the drain region of the second conductivity and the emitter is provided by the doped region of the second conductivity that is present in the drain region. A semiconductor device formed by the above-described method is also provided.
    Type: Application
    Filed: October 28, 2009
    Publication date: April 28, 2011
    Applicant: International Business Machines Corporation
    Inventors: Jae-Eun Park, Xinlin Wang, Xiangdong Chen
  • Patent number: 7932583
    Abstract: According to one embodiment, a semiconductor device comprises a body of a first conductivity type having a source region and a channel, the body being in contact with a top contact layer. The device also comprises a gate arranged adjacent the channel and a drift zone of a second conductivity type arranged between the body and a bottom contact layer. An integrated diode is formed partially by a first zone of the first conductivity type within the body and being in contact with the top contact layer and a second zone of the second conductivity type being in contact with the bottom contact layer. A reduced charge carrier concentration region is formed in the drift zone having a continuously increasing charge carrier lifetime in the vertical direction so that the charge carrier lifetime is lowest near the body and highest near the bottom contact layer.
    Type: Grant
    Filed: May 13, 2008
    Date of Patent: April 26, 2011
    Assignee: Infineon Technologies Austria AG
    Inventors: Holger Ruething, Hans-Joachim Schulze, Frank Hille, Frank Pfirsch
  • Patent number: 7932538
    Abstract: According to embodiments, an insulated gate bipolar transistor (IGBT) may include a first conductive type collector ion implantation area, formed within a substrate, second conductive type first buffer layers, formed over the collector ion implantation area and each including a first segment buffer layer and a second segment buffer layer, a first conductive type poly layer formed from a surface of the substrate to the collector ion implantation area, the first conductive type poly layer having a contact structure, a second buffer layer of the second conductive type, formed in the substrate area next to the first conductive type poly layer. According to embodiments, a segment buffer layer may have different concentrations according areas. Accordingly, amounts of hole currents injected through the buffer layers may differ according to areas.
    Type: Grant
    Filed: December 26, 2008
    Date of Patent: April 26, 2011
    Assignee: Dongbu HiTek Co., Ltd.
    Inventor: Sang-Yong Lee
  • Publication number: 20110073906
    Abstract: This invention discloses a method for manufacturing a semiconductor power device in a semiconductor substrate comprises an active cell area and a termination area.
    Type: Application
    Filed: September 30, 2009
    Publication date: March 31, 2011
    Inventors: Madhur Bobde, Lingpeng Guan, Anup Bhalla
  • Publication number: 20110073903
    Abstract: A reverse blocking IGBT according to the invention can include a reverse breakdown withstanding region, p-type outer field limiting rings formed in a reverse breakdown withstanding region and an outer field plate connected to the outer field limiting rings, the outer field plate including a first outer field plate in contact with outer filed limiting rings nearest to the active region and second outer field plates in contact with other outer field limiting rings. The first outer field plate having an active region side edge portion projecting toward the active region and second outer field plate having an edge area side edge portion projecting toward the edge area. The reverse blocking IGBT according to the invention can facilitate improving the withstand voltages thereof and reducing the area thereof.
    Type: Application
    Filed: September 28, 2010
    Publication date: March 31, 2011
    Inventors: Koh YOSHIKAWA, Motoyoshi KUBOUCHI
  • Publication number: 20110073904
    Abstract: A semiconductor device includes: a SOI substrate; a semiconductor element having first and second impurity layers disposed in an active layer of the SOI substrate, the second impurity layer surrounding the first impurity layer; and multiple first and second conductive type regions disposed in a part of the active layer adjacent to an embedded insulation film of the SOI substrate. The first and second conductive type regions are alternately arranged. The first and second conductive type regions have a layout, which corresponds to the semiconductor element.
    Type: Application
    Filed: September 23, 2010
    Publication date: March 31, 2011
    Applicant: DENSO CORPORATION
    Inventors: Youichi Ashida, Norihito Tokura, Shigeki Takahashi, Yoshiaki Nakayama, Satoshi Shiraki, Kouji Senda
  • Patent number: 7915675
    Abstract: An IGBT includes a first region, a second region located within the first region, a first contact coupled to the first region, a first layer arranged below the first region, a gate overlying at least a portion of the first region between the second region and the first layer and a second layer formed under the first layer. One or more stacked zones are formed within the second layer. Each one or more stacked zones includes a first zone and a second zone that overlies the first zone. Each first zone is inversely doped with respect to the second layer and each second zone is inversely doped with respect to the first zone. The IGBT further includes a third layer formed under the second layer and a second contact coupled to the third layer.
    Type: Grant
    Filed: February 9, 2010
    Date of Patent: March 29, 2011
    Assignee: Infineon Technologies AG
    Inventors: Hans-Joachim Schulze, Hans-Peter Felsl
  • Publication number: 20110057230
    Abstract: This invention generally relates to lateral insulated gate bipolar transistors (LIGBTs), for example in integrated circuits, methods of increasing switching speed of an LIGBT, a method of suppressing parasitic thyristor latch-up in a bulk silicon LIGBT, and methods of fabricating an LIGBT. In particular, a method of suppressing parasitic thyristor latch-up in a bulk silicon LIGBT comprises selecting a current gain ?v for a vertical transistor of a parasitic thyristor of the LIGBT such that in at least one predetermined mode of operation of the LIGBT ?v<1??p where ?p is a current gain of a parasitic bipolar transistor having a base-emitter junction formed by a Schottky contact between the a semiconductor surface and a metal enriched epoxy die attach.
    Type: Application
    Filed: December 29, 2009
    Publication date: March 10, 2011
    Inventors: Florin Udrea, Vasantha Pathirana, Tanya Trajkovic, Nishad Udugampola
  • Patent number: 7902634
    Abstract: An n+-emitter layer arranged under an emitter electrode is formed of convex portions arranged at predetermined intervals and a main body coupled to the convex portions. A convex portion region is in contact with the emitter electrode, and a p+-layer doped more heavily than a p-base layer is arranged at least below the emitter layer. In a power transistor of a lateral structure, a latch-up immunity of a parasitic thyristor can be improved, and a turn-off time can be reduced.
    Type: Grant
    Filed: May 12, 2010
    Date of Patent: March 8, 2011
    Assignee: Mitsubishi Electric Corporation
    Inventor: Kazunari Hatade
  • Publication number: 20110049562
    Abstract: A semiconductor device comprises: a semiconductor substrate; a plurality of IGBT cells on the semiconductor substrate, each of the IGBT cells including a gate electrode and a first emitter electrode; a first gate wiring on the substrate and being connected to the gate electrode; an interlayer insulating film covering the first emitter electrode and the first gate wiring; and a second emitter electrode on the interlayer insulating film and being connected to the first emitter electrode through an opening of the interlayer insulating film, wherein the second emitter electrode extends above the first gate wiring via the interlayer insulating film.
    Type: Application
    Filed: March 11, 2010
    Publication date: March 3, 2011
    Applicant: MITSUBISHI ELECTRIC CORPORATION
    Inventors: Kenji SUZUKI, Yoshifumi Tomomatsu
  • Publication number: 20110049564
    Abstract: This invention discloses a method for manufacturing a semiconductor power device in a semiconductor substrate comprises an active cell area and a termination area.
    Type: Application
    Filed: August 31, 2009
    Publication date: March 3, 2011
    Inventors: Lingpeng Guan, Anup Bhalla, Madhur Bobde, Tinggang Zhu
  • Patent number: 7898029
    Abstract: The semiconductor device includes a P-type semiconductor region and an MOS transistor. MOS transistor includes a gate electrode, a collector electrode, a drain electrode, an N-type impurity region and a P-type impurity region. N-type impurity region is electrically connected to the drain electrode. P-type impurity region is electrically connected to the collector electrode. P-type impurity region is electrically connected to the drain electrode. The semiconductor device further includes an N-type impurity region and an electrode. N-type impurity region is electrically connected to the gate electrode. The electrode is formed on the P-type semiconductor region with an insulating film therebetween, and is electrically connected to gate electrode. Thereby, an element footprint can be reduced while maintaining characteristics.
    Type: Grant
    Filed: June 8, 2009
    Date of Patent: March 1, 2011
    Assignee: Mitsubishi Electric Corporation
    Inventor: Tomohide Terashima
  • Patent number: 7897996
    Abstract: A semiconductor device includes: an insulating film provided on a back surface of a semiconductor substrate; a plurality of isolation regions provided to reach the insulating film from a main surface of the semiconductor substrate; at least a first semiconductor layer and a second semiconductor layer which are electrically insulated from each other by the isolation regions in the semiconductor substrate; a first voltage applied terminal electrically connected to a front surface of the first semiconductor layer; a second voltage applied terminal electrically connected to a front surface of the second semiconductor layer; a selector circuit receiving voltages from the first voltage applied terminal and the second voltage applied terminal, and supplying an output in accordance with a combination of the voltages; and a conductive layer provided so as to contact with the insulating film provided to the back side of the semiconductor substrate.
    Type: Grant
    Filed: January 6, 2009
    Date of Patent: March 1, 2011
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Masakazu Tashibu, Katsu Honna, Atsushi Jinnai
  • Patent number: 7897995
    Abstract: A lateral bipolar junction transistor formed in a semiconductor substrate includes an emitter region; a base region surrounding the emitter region; a gate disposed at least over a portion of the base region; a collector region having at least one open side and being disposed about a periphery of the base region; a shallow trench isolation (STI) region disposed about a periphery of the collector region; a base contact region disposed about a periphery of the STI region; and an extension region merging with the base contact region and laterally extending to the gate on the open side of the collector region.
    Type: Grant
    Filed: April 7, 2009
    Date of Patent: March 1, 2011
    Assignee: Mediatek Inc.
    Inventors: Ming-Tzong Yang, Tao Cheng, Ching-Chung Ko, Tung-Hsing Lee
  • Publication number: 20110042715
    Abstract: A semiconductor device includes a semiconductor substrate; a first base region of a first conductivity type provided in the semiconductor substrate; a buffer region of the first conductivity type provided on a lower surface of the first base region and having an impurity concentration higher than an impurity concentration of the first base region; an emitter region of a second conductivity type provided on a lower surface of the buffer region; a second base region of the second conductivity type selectively provided on an upper surface of the first base region; a diffusion region of the first conductivity type selectively provided on an upper surface of the second base region; a control electrode; a first main electrode; and a second main electrode. A junction interface between the buffer region and the first base region has a concave portion and a convex portion.
    Type: Application
    Filed: November 2, 2010
    Publication date: February 24, 2011
    Applicant: Kabushiki Kaisha Toshiba
    Inventors: Masanori Tsukuda, Ichiro Omura
  • Patent number: 7884389
    Abstract: Bipolar power semiconductor component comprising a p-type emitter and more highly doped zones in the p-type emitter, and production method. The invention relates to a bipolar power semiconductor component comprising a semiconductor body (1), in which a p-doped emitter (8), an n-doped base (7), a p-doped base (6) and an n-doped main emitter (5) are arranged successively in a vertical direction (v). The p-doped emitter (8) has a number of heavily p-doped zones (82) having a locally increased p-type doping.
    Type: Grant
    Filed: January 10, 2007
    Date of Patent: February 8, 2011
    Assignee: Infineon Technologies AG
    Inventors: Hans-Joachim Schulze, Franz-Josef Niedernostheide, Uwe Kellner-Werdehausen, Reiner Barthelmess
  • Patent number: 7880227
    Abstract: A trench IGBT is disclosed which includes a semiconductor substrate having formed therein a set of cell trenches formed centrally and a set of annular guard trenches concentrically surrounding the cell trenches. The cell trenches receive cell trench conductors via cell trench insulators for providing IGBT cells. The guard trenches receive guard trench conductors via guard trench insulators for enabling the IGBT to withstand higher voltages through mitigation of field concentrations. Capacitive coupling conductors overlie the guard trench conductors via a dielectric layer, each for capacitively coupling together two neighboring ones of the guard trench conductors. The capacitive coupling conductors are easily adjustably variable in shape, size and placement relative to the guard trench conductors for causing the individual guard trench conductors to possess potentials for an optimal contour of the depletion layer.
    Type: Grant
    Filed: February 2, 2009
    Date of Patent: February 1, 2011
    Assignee: Sanken Electric Co., Ltd.
    Inventor: Tetsuya Takahashi
  • Publication number: 20110018028
    Abstract: A horizontal semiconductor device having multiple unit semiconductor elements, each of said unit semiconductor element formed by an IGBT including: a semiconductor substrate of a first conductivity type; a semiconductor region of a second conductivity type formed on the semiconductor substrate; a collector layer of the first conductivity type formed within the semiconductor region; a ring-shaped base layer of the first conductivity type formed within the semiconductor region such that the base layer is off said collector layer but surrounds said collector layer; and a ring-shaped first emitter layer of the second conductivity type formed in said base layer, wherein movement of carriers between the first emitter layer and the collector layer is controlled in a channel region formed in the base layer, and the unit semiconductor elements are disposed adjacent to each other.
    Type: Application
    Filed: September 28, 2010
    Publication date: January 27, 2011
    Applicant: MITSUBISHI ELECTRIC CORPORATION
    Inventor: Kazunari HATADE
  • Publication number: 20110012130
    Abstract: High power wide band-gap MOSFET-gated bipolar junction transistors (“MGT”) are provided that include a first wide band-gap bipolar junction transistor (“BJT”) having a first collector, a first emitter and a first base, a wide band-gap MOSFET having a source region that is configured to provide a current to the base of the first wide band-gap BJT and a second wide band-gap BJT having a second collector that is electrically connected to the first collector, a second emitter that is electrically connected to the first emitter, and a second base that is electrically connected to the first base.
    Type: Application
    Filed: July 15, 2009
    Publication date: January 20, 2011
    Inventor: Qingchun Zhang
  • Publication number: 20110006339
    Abstract: A lateral hybrid IGBT is provided including: a RESURF region which is an n-type dopant layer formed in a surface portion of a substrate 1 made of p-type Si; a base region which is a p-type dopant layer; an emitter/source region which is an n-type dopant layer with a high concentration; a collector region which is a p-type dopant layer with a low concentration and formed in the RESURF region; a drain region which is an n-type dopant layer with a high concentration and formed adjacent to the collector region but on another cross-section; a base connection region which is a p-type dopant layer with a high concentration; a gate insulator film; and a gate electrode, wherein the collector region is shallower than the drain region located on the other cross-section.
    Type: Application
    Filed: July 1, 2010
    Publication date: January 13, 2011
    Applicant: PANASONIC CORPORATION
    Inventors: Kaoru UCHIDA, Kazuyuki SAWADA, Yuji HARADA
  • Publication number: 20100327313
    Abstract: A semiconductor device includes a semiconductor substrate and a MOS transistor. The semiconductor substrate has the first main surface and the second main surface facing each other. The MOS transistor includes a gate electrode (5a) formed on the first main surface side, an emitter electrode (11) formed on the first main surface side, and a collector electrode (12) formed in contact with the second main surface. An element generates an electric field in a channel by a voltage applied to the gate electrode (5a), and controls the current between the emitter electrode (11) and the collector electrode (12) by the electric field in the channel. The spike density in the interface between the semiconductor substrate and the collector electrode (12) is not less than 0 and not more than 3×108 unit/cm2. Consequently, a semiconductor device suitable for parallel operation is provided.
    Type: Application
    Filed: March 31, 2008
    Publication date: December 30, 2010
    Applicant: Mitsubishi Electric Corporation
    Inventor: Katsumi Nakamura
  • Publication number: 20100327314
    Abstract: This invention discloses an IGBT device with its collector formed with Ge/Al and associated method of fabrication. The collector is formed on the substrate layer, which is on the back of IGBT, and contains Ge and Al thin films. After thinning and etching the back side of IGBT substrate, Ge and Al are sequentially deposited to form Ge/Al thin films on the back surface of the substrate. An annealing process is then carried out to diffuse Al into Ge thin film layer to form a P-doped Ge layer functioning as the IGBT collector. The present invention is applicable to both non punch through IGBTs as well as punch through IGBTs.
    Type: Application
    Filed: June 28, 2009
    Publication date: December 30, 2010
    Inventors: Ping Huang, Tao Feng, Ruisheng Wu, Yi Chen, Lei Duan
  • Publication number: 20100301386
    Abstract: An integrated structure of an IGBT and a diode includes a plurality of doped cathode regions, and a method of forming the same is provided. The doped cathode regions are stacked in a semiconductor substrate, overlapping and contacting with each other. As compared with other doped cathode regions, the higher a doped cathode region is disposed, the larger implantation area the doped cathode region has. The doped cathode regions and the semiconductor substrate have different conductive types, and are applied as a cathode of the diode and a collector of the IGBT. The stacked doped cathode regions can increase the thinness of the cathode, and prevent the wafer from being overly thinned and broken.
    Type: Application
    Filed: September 21, 2009
    Publication date: December 2, 2010
    Inventors: Wei-Chieh Lin, Ho-Tai Chen, Jen-Hao Yeh, Li-Cheng Lin, Shih-Chieh Hung