Only Group Iii-v Compounds (epo) Patents (Class 257/E29.089)
  • Patent number: 8629454
    Abstract: A semiconductor device includes: a nitride semiconductor layer; a source electrode, a gate electrode and a drain electrode; an insulating layer covering at least the gate electrode and a part of the nitride semiconductor layer; and a field plate on the insulating layer, a width of a region of the field plate between an edge of the field plate of a side of the drain electrode and an edge of the side face of the insulating layer covering a side face of the gate electrode of a side of the drain electrode being 0.1 ?m or more, a distance between an edge of the field plate and an edge of the drain electrode in a contact face between the nitride semiconductor layer and the drain electrode being 3.5 ?m or more, an operating frequency of the semiconductor device being 4 GHz or less.
    Type: Grant
    Filed: June 4, 2012
    Date of Patent: January 14, 2014
    Assignee: Sumitomo Electric Industries, Ltd.
    Inventor: Fumikazu Yamaki
  • Patent number: 8629455
    Abstract: A power semiconductor device is provided. The power semiconductor device includes a source electrode disposed on a device activation region and widened in a direction toward a first side, a drain electrode arranged alternately with the source electrode on the device activation region and widened in a direction toward a second side facing the first side, an insulating layer disposed on the source electrode and the drain electrode and configured to include a plurality of via contacts contacting the source electrode and the drain electrode, a source electrode pad disposed in a first region on the insulating layer to be brought into contact with the source electrode, and a drain electrode pad disposed in a second region separated from the first region on the insulating layer and brought into contact with the plurality of via contacts contacting the drain electrode.
    Type: Grant
    Filed: July 27, 2012
    Date of Patent: January 14, 2014
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Seung Bae Hur, Heon Bok Lee, Ki Se Kim
  • Publication number: 20140008658
    Abstract: A transistor device includes a heterostructure body having a source, a drain spaced apart from the source and a two-dimensional charge carrier gas channel between the source and the drain. The transistor device further includes a piezoelectric gate on the heterostructure body. The piezoelectric gate is operable to control the channel below the piezoelectric gate by increasing or decreasing a force applied to the heterostructure body responsive to a voltage applied to the piezoelectric gate.
    Type: Application
    Filed: July 3, 2012
    Publication date: January 9, 2014
    Applicant: INFINEON TECHNOLOGIES AUSTRIA AG
    Inventors: Ralf Siemieniec, Gilberto Curatola
  • Patent number: 8624261
    Abstract: According to one embodiment, a nitride semiconductor device includes a first, a second, a third and a fourth transistor of n-type channel and a resistor. The first transistor has a first gate, a first source, and a first drain. The second transistor has a second gate, a second source electrically connected to the first gate, and a second drain. The third transistor has a third gate, a third source electrically connected to the first source, and a third drain electrically connected to the first gate and the second source. The fourth transistor has a fourth gate electrically connected to the third gate, a fourth source electrically connected to the first source and the third source, and a fourth drain electrically connected to the second gate. The resistor has one end electrically connected to the second drain and one other end electrically connected to the second gate and the fourth drain.
    Type: Grant
    Filed: August 29, 2011
    Date of Patent: January 7, 2014
    Assignee: Kabushiki Kaisha Toshiba
    Inventor: Kentaro Ikeda
  • Patent number: 8624356
    Abstract: A group III nitride semiconductor substrate production method includes preparing a bulk crystal formed of a group III nitride semiconductor single crystal. The group III nitride semiconductor single crystal has one crystalline plane and an other crystalline plane. Hardness of the other crystalline plane is smaller than hardness of the one crystalline plane. The prepared bulk crystal is cut from the other crystalline plane to the one crystalline plane of the bulk crystal.
    Type: Grant
    Filed: March 30, 2009
    Date of Patent: January 7, 2014
    Assignee: Hitachi Metals, Ltd.
    Inventor: Yuichi Oshima
  • Publication number: 20140001478
    Abstract: Embodiments of the present disclosure describe apparatuses, methods, and systems of an integrated circuit (IC) device. The IC device may include a buffer layer disposed on a substrate, the buffer layer including gallium (Ga) and nitrogen (N), a barrier layer disposed on the buffer layer, the barrier layer including aluminum (Al) and nitrogen (N), a regrown structure disposed in and epitaxially coupled with the barrier layer, the regrown structure including nitrogen (N) and at least one of aluminum (Al) or gallium (Ga) and being epitaxially deposited at a temperature less than or equal to 600° C., and a gate terminal disposed in the barrier layer, wherein the regrown structure is disposed between the gate terminal and the buffer layer. Other embodiments may be described and/or claimed.
    Type: Application
    Filed: June 27, 2012
    Publication date: January 2, 2014
    Applicant: TRIQUINT SEMICONDUCTOR, INC.
    Inventors: Paul Saunier, Edward A. Beam, III
  • Publication number: 20140001479
    Abstract: A semiconductor device includes a substrate and a first active layer disposed over the substrate. The semiconductor device also includes a second active layer disposed on the first active layer such that a lateral conductive channel arises between the first active layer and the second active layer. a source, gate and drain contact are disposed over the second active layer. A conductive charge distribution structure is disposed over the second active layer between the gate and drain contacts. The conductive charge distribution structure is capacitively coupled to the gate contact.
    Type: Application
    Filed: June 29, 2012
    Publication date: January 2, 2014
    Applicant: POWER INTEGRATIONS, INC.
    Inventor: Alexey Kudymov
  • Publication number: 20130328061
    Abstract: A normally-off transistor includes a channel layer, an electron supply layer overlaying the channel layer, a source electrode and a drain electrode on the electron supply layer, an area in the electrode supply layer between the source electrode and the drain electrode treated with a fluoride based plasma followed by a chlorine based plasma treatment, a gate insulator overlaying the area, and a gate electrode overlaying the gate insulator.
    Type: Application
    Filed: September 6, 2012
    Publication date: December 12, 2013
    Applicant: HRL LABORATORIES, LLC.
    Inventors: Rongming Chu, Brian Hughes, Andrea Corrion, Shawn D. Burnham, Karim S. Boutros
  • Patent number: 8603886
    Abstract: A method for fabricating an epitaxial structure includes: (a) forming over a temporary substrate a patterned sacrificial layer that partially exposes the temporary substrate; (b) growing laterally and epitaxially a temporary epitaxial film over the patterned sacrificial layer and the temporary substrate; (c) forming over the temporary epitaxial film an etching-stop layer; (d) forming an epitaxial layer unit over the etching-stop layer; (e) removing the patterned sacrificial layer using a first etchant; and (f) removing the temporary epitaxial film using a second etchant.
    Type: Grant
    Filed: December 20, 2011
    Date of Patent: December 10, 2013
    Assignee: National Chung-Hsing University
    Inventors: Dong-Sing Wuu, Ray-Hua Horng, Tsung-Yen Tsai
  • Patent number: 8592823
    Abstract: A compound semiconductor device includes: a substrate; a GaN compound semiconductor multilayer structure disposed over the substrate; and a stress relief layer which is AlN-based and which is disposed between the substrate and the GaN compound semiconductor multilayer structure, wherein a surface of the stress relief layer that is in contact with the GaN compound semiconductor multilayer structure includes recesses that have a depth of 5 nm or more and that are formed at a number density of 2×1010 cm?2 or more.
    Type: Grant
    Filed: July 13, 2012
    Date of Patent: November 26, 2013
    Assignee: Fujitsu Limited
    Inventors: Junji Kotani, Tetsuro Ishiguro, Shuichi Tomabechi
  • Patent number: 8592825
    Abstract: A semiconductor device and a process to form the semiconductor device are disclosed. The semiconductor device includes a Si substrate, active devices primarily made of nitride based compound semiconductor material, and passive devices. The Si substrate includes a via hole piercing from the back surface to the primary surface of the Si substrate. The active device is mounted on the primary surface so as to cover at least a portion of the via hole. The metal layer cover the whole back surface, inner surfaces of the via hole, and the back surface of the active device exposed in the via hole.
    Type: Grant
    Filed: July 25, 2011
    Date of Patent: November 26, 2013
    Assignee: Sumitomo Electric Industries Ltd.
    Inventor: Fumikazu Yamaki
  • Publication number: 20130299840
    Abstract: The present invention discloses a Schottky barrier diode (SBD) and a manufacturing method thereof. The SBD includes: a semiconductor layer, which has multiple openings forming an opening array; and an anode, which has multiple conductive protrusions protruding into the multiple openings and forming a conductive array; wherein a Schottky contact is formed between the semiconductor layer and the anode.
    Type: Application
    Filed: May 8, 2012
    Publication date: November 14, 2013
    Inventors: Chieh-Hsiung Kuan, Ting-Wei Liao, Chien-Wei Chiu, Tsung-Yi Huang
  • Publication number: 20130292684
    Abstract: In one embodiment, a semiconductor package includes a semiconductor chip having a first contact region on a first major surface and a second contact region on an opposite second major surface. The semiconductor chip is configured to regulate flow of a current from the first contact region to the second contact region. An encapsulant is disposed at the semiconductor chip. A first contact plug is disposed within the encapsulant and coupled to the first contact region. A second side conductive layer is disposed under the second major surface and coupled to the second contact region. A through via is disposed within the encapsulant and coupled to the second side conductive layer. The first contact plug and the through via form terminals above the first major surface for contacting the semiconductor package.
    Type: Application
    Filed: May 3, 2012
    Publication date: November 7, 2013
    Applicant: INFINEON TECHNOLOGIES AG
    Inventors: Ivan Nikitin, Edward Fuergut
  • Publication number: 20130292686
    Abstract: A vertical JFET includes a III-nitride substrate and a III-nitride epitaxial layer of a first conductivity type coupled to the III-nitride substrate. The first III-nitride epitaxial layer has a first dopant concentration. The vertical JFET also includes a III-nitride epitaxial structure coupled to the first III-nitride epitaxial layer. The III-nitride epitaxial structure includes a set of channels of the first conductivity type and having a second dopant concentration, a set of sources of the first conductivity type, having a third dopant concentration greater than the first dopant concentration, and each characterized by a contact surface, and a set of regrown gates interspersed between the set of channels. An upper surface of the set of regrown gates is substantially coplanar with the contact surfaces of the set of sources.
    Type: Application
    Filed: May 7, 2012
    Publication date: November 7, 2013
    Applicant: AVOGY, INC.
    Inventors: Isik C. Kizilyalli, Linda Romano, David P. Bour
  • Publication number: 20130292683
    Abstract: An electronic device comprising a substrate; a pair of stacks of polar semiconductor materials which create a charge by spontaneous and/or piezoelectric polarization; one of the pair of stacks having a spontaneous and/or piezoelectric polarity which is in a direction opposite to the other of the pair of stacks; whereby due to the opposing polarities, the polarization is balanced. A method of substantially eliminating the bias required to offset polarization charges in an electronic device having a heterobarrier comprising providing a substrate; growing at least one pair of stacks of semiconductor materials; one of the pair of stacks having a spontaneous and/or piezoelectric polarity which is opposite to the other of the pair of stacks; whereby due to the opposing polarities, the polarization is balanced to substantially eliminate the need for a voltage bias.
    Type: Application
    Filed: May 3, 2012
    Publication date: November 7, 2013
    Applicant: U.S. Government as represented by the Secretary of the Army
    Inventor: PANKAJ B. SHAH
  • Patent number: 8574364
    Abstract: The invention relates to a GaN-crystal free-standing substrate obtained from a GaN crystal grown by HVPE with a (0001) plane serving as a crystal growth plane and at least one plane of a {10-11} plane and a {11-22} plane serving as a crystal growth plane that constitutes a facet crystal region, except for the side surface of the crystal, wherein the (0001)-plane-growth crystal region has a carbon concentration of 5×1016 atoms/cm3 or less, a silicon concentration of 5×1017 atoms/cm3 or more and 2×1018 atoms/cm3 or less, and an oxygen concentration of 1×1017 atoms/cm3 or less; and the facet crystal region has a carbon concentration of 3×1016 atoms/cm3 or less, a silicon concentration of 5×1017 atoms/cm3 or less, and an oxygen concentration of 5×1017 atoms/cm3 or more and 5×1018 atoms/cm3 or less.
    Type: Grant
    Filed: September 19, 2011
    Date of Patent: November 5, 2013
    Assignee: Sumitomo Electric Industries, Ltd.
    Inventors: Shinsuke Fujiwara, Koji Uematsu, Hitoshi Kasai, Takuji Okahisa
  • Patent number: 8575659
    Abstract: A combinationally doped semiconductor layer, a double heterojunction bipolar transistor (DHBT) including a combinationally doped semiconductor layer, and a method of making a combinationally doped semiconductor layer employ a combination of carbon and beryllium doping. The combinationally doped semiconductor layer includes a first sublayer of a semiconductor material doped substantially with beryllium and a second sublayer of the semiconductor material doped substantially with carbon. The DHBT includes a carbon-beryllium combinationally doped semiconductor layer as a base layer. The method of making a combinationally doped semiconductor layer includes growing a first sublayer of the semiconductor layer, the first sublayer being doped substantially with beryllium and growing a second sublayer of the semiconductor layer, the second sublayer being doped substantially with carbon.
    Type: Grant
    Filed: August 13, 2011
    Date of Patent: November 5, 2013
    Assignee: HRL Laboratories, LLC
    Inventors: Steven S. Bui, Tahir Hussain, James Chingwei Li
  • Patent number: 8569842
    Abstract: A semiconductor device arrangement includes a first semiconductor device having a load path, and a number of second transistors, each having a load path between a first and a second load terminal and a control terminal. The second transistors have their load paths connected in series and connected in series to the load path of the first transistor. Each of the second transistors has its control terminal connected to the load terminal of one of the other second transistors. One of the second transistors has its control terminal connected to one of the load terminals of the first semiconductor device.
    Type: Grant
    Filed: October 17, 2011
    Date of Patent: October 29, 2013
    Assignee: Infineon Technologies Austria AG
    Inventors: Rolf Weis, Franz Hirler, Matthias Stecher, Armin Willmeroth, Gerald Deboy, Martin Feldtkeller
  • Publication number: 20130277680
    Abstract: A low leakage current switch device (110) is provided which includes a GaN-on-Si substrate (11-13) covered by a passivation surface layer (43) in which a T-gate electrode with sidewall extensions (48) is formed and coated with a conformal passivation layer (49) so that the T-gate electrode sidewall extensions are spaced apart from the underlying passivation surface layer (43) by the conformal passivation layer (49).
    Type: Application
    Filed: April 23, 2012
    Publication date: October 24, 2013
    Inventors: Bruce M. Green, Karen E. Moore, Olin Hartin
  • Patent number: 8563984
    Abstract: Device having reduced buffer leak on GaN substrate. In HEMT device, n-GaN (n-type GaN wafer) is used as substrate 11. Non-doped AlpGa1-pN layer with non-uniform composition p is formed on substrate 11 as buffer layer 12. On buffer layer 12, channel layer 13 of semi-insulating GaN and electron supply layer 14 of n-AlGaN are sequentially formed. In buffer layer 12, substrate connection region 121 where p=0 (GaN) is formed on lower end side, and active layer connection region 122 where value of p is also 0 (GaN) is formed on upper end side (channel layer 13 side). High Al composition region 123 where value of p is set to 1 (p=1) (AlN) is formed between substrate connection region 121 and active layer connection region 122. Resistivity of the high Al composition region 123 is highest in the buffer layer.
    Type: Grant
    Filed: July 9, 2010
    Date of Patent: October 22, 2013
    Assignee: Sanken Electric Co., Ltd.
    Inventor: Ken Sato
  • Publication number: 20130270571
    Abstract: The present invention discloses a Schottky barrier diode (SBD) and a manufacturing method thereof. The SBD is formed on a substrate. The SBD includes: a gallium nitride (GaN) layer; an aluminum gallium nitride (AlGaN), formed on the GaN layer; a high work function conductive layer, formed on the AlGaN layer, wherein a first Schottky contact is formed between the high work function conductive layer and the AlGaN layer; a low work function conductive layer, formed on the AlGaN layer, wherein a second Schottky contact is formed between the low work function conductive layer and the AlGaN layer; and an ohmic contact metal layer, formed on the AlGaN layer, wherein an ohmic contact is formed between the ohmic contact metal layer and the AlGaN layer, and wherein the ohmic contact conductive layer is separated from the high and low work function conductive layers by a dielectric layer.
    Type: Application
    Filed: April 16, 2012
    Publication date: October 17, 2013
    Inventors: Chih-Fang Huang, Tsung-Yu Yang, Ting-Fu Chang, Tsung-Yi Huang, Chien-Wei Chiu
  • Patent number: 8558242
    Abstract: A semiconductor structure includes a III-nitride substrate having a top surface and an opposing bottom surface and a first III-nitride layer of a first conductivity type coupled to the top surface of the III-nitride substrate. The semiconductor structure also includes a second III-nitride layer of a second conductivity type coupled to the first III-nitride layer along a vertical direction and a third III-nitride layer of a third conductivity type coupled to the second III-nitride layer along the vertical direction. The semiconductor structure further includes a first trench extending through a portion of the third III-nitride layer to the first III-nitride layer, a second trench extending through another portion of the third III-nitride layer to the second III-nitride layer, and a first metal layer coupled to the second and the third III-nitride layers.
    Type: Grant
    Filed: December 9, 2011
    Date of Patent: October 15, 2013
    Assignee: Avogy, Inc.
    Inventors: Richard J. Brown, Hui Nie, Andrew Edwards, Isik Kizilyalli, David Bour, Thomas Prunty, Linda Romano, Madhan Raj
  • Publication number: 20130256681
    Abstract: A group III nitride-based high electron mobility transistor (HEMT) is disclosed. The group III nitride-based high electron mobility transistor (HEMT) comprises sequentially a substrate, a GaN buffer layer, a GaN channel layer, a AlN spacer layer, a barrier layer, a GaN cap layer, and a delta doped layer inserted between the AlN spacer layer and the barrier layer. The HEMT structure of the present invention can improve the electron mobility and concentration of the two-dimensional electron gas, while keeping a low contact resistance.
    Type: Application
    Filed: April 2, 2012
    Publication date: October 3, 2013
    Applicant: WIN Semiconductors Corp.
    Inventors: Winston WANG, Willie Huang, Ivan Huang
  • Patent number: 8546817
    Abstract: An example sensor that includes a first Schottky diode, a second Schottky diode and an integrated circuit. The sensor further includes a voltage generator that generates a first voltage across the first Schottky diode and a second voltage across the second Schottky diode. When the first Schottky diode and the second Schottky diode are subjected to different strain, the integrated circuit measures the values of the currents flowing through the first Schottky diode and the second Schottky diode to determine the strain on an element where the first Schottky diode and the second Schottky diode are attached.
    Type: Grant
    Filed: November 30, 2011
    Date of Patent: October 1, 2013
    Assignee: Honeywell International Inc.
    Inventors: Viorel Georgel Dumitru, Mihai Brezeanu, Stefan Dan Costea, Ion Georgescu, Viorel Avramescu, Bogdan Catalin Serban
  • Patent number: 8546849
    Abstract: Some exemplary embodiments of high voltage cascoded III-nitride semiconductor package utilizing clips on a package support surface have been disclosed. One exemplary embodiment comprises a III-nitride transistor attached to a package support surface and having an anode of a diode stacked over a source of the III-nitride transistor, a first conductive clip coupled to a gate of the III-nitride transistor and the anode of the diode, and a second conductive clip coupled to a drain of the III-nitride transistor. The conductive clips are connected to the package support surface and expose respective flat portions that are surface mountable. In this manner, reduced package footprint, improved surge current capability, and higher performance may be achieved compared to conventional wire bonded packages. Furthermore, since a low cost printed circuit board (PCB) may be utilized for the package support surface, expensive leadless fabrication processes may be avoided for cost effective manufacturing.
    Type: Grant
    Filed: February 1, 2012
    Date of Patent: October 1, 2013
    Assignee: International Rectifier Corporation
    Inventors: Chuan Cheah, Dae Keun Park
  • Patent number: 8546166
    Abstract: Toward making available III nitride crystal substrates advantageously employed in light-emitting devices, and light-emitting devices incorporating the substrates and methods of manufacturing the light-emitting devices, a III nitride crystal substrate has a major face whose surface area is not less than 10 cm2 and, in a major-face principal region excluding the peripheral margin of the major face from its outer periphery to a 5 mm separation from its outer periphery, the total dislocation density is from 1×104 cm?2 to 3×106 cm?2, and the ratio of screw-dislocation density to the total dislocation density is 0.5 or greater.
    Type: Grant
    Filed: November 28, 2008
    Date of Patent: October 1, 2013
    Assignee: Sumitomo Electric Industries, Ltd.
    Inventors: Shinsuke Fujiwara, Hiroaki Yoshida
  • Publication number: 20130240902
    Abstract: A first semiconductor zone of a first conduction type is formed from a semiconductor base material doped with first and second dopants. The first and second dopants are different substances and also different from the semiconductor base material. The first dopant is electrically active and causes a doping of the first conduction type in the semiconductor base material, and causes either a decrease or an increase of a lattice constant of the pure, undoped first semiconductor zone. The second dopant may be electrically active, and may be of the same doping type as the first dopant, causes one or both of: a hardening of the first semiconductor zone; an increase of the lattice constant of the pure, undoped first semiconductor zone if the first dopant causes a decrease, and a decrease of the lattice constant of the pure, undoped first semiconductor zone if the first dopant causes an increase, respectively.
    Type: Application
    Filed: March 14, 2012
    Publication date: September 19, 2013
    Applicant: INFINEON TECHNOLOGIES AG
    Inventors: Hans-Joachim Schulze, Manfred Kotek, Johannes Baumgartl, Markus Harfmann, Christian Krenn, Thomas Neidhart
  • Publication number: 20130240894
    Abstract: An overvoltage protection device for compound semiconductor field effect transistors includes an implanted region disposed in a compound semiconductor material. The implanted region has spatially distributed trap states which cause the implanted region to become electrically conductive at a threshold voltage. A first contact is connected to the implanted region. A second contact spaced apart from the first contact is also connected to the implanted region. The distance between the first and second contacts partly determines the threshold voltage of the overvoltage protection device.
    Type: Application
    Filed: March 13, 2012
    Publication date: September 19, 2013
    Inventors: Hans Joachim Würfl, Eldad Bahat-Treidel, Chia-Ta Chang, Oliver Hilt, Rimma Zhytnytska
  • Publication number: 20130240903
    Abstract: A method of forming a silicon carbide transient voltage suppressor (TVS) assembly and a system for a transient voltage suppressor (TVS) assembly are provided. The transient voltage suppressor (TVS) assembly includes a semiconductor die including a contact surface on a single side of the die, the die further including a substrate comprising a layer of at least one of an electrical insulator material, a semi-insulating material, and a first wide band gap semiconductor having a conductivity of a first polarity, at least a TVS device including a plurality of wide band gap semiconductor layers formed on the substrate; a first electrode coupled in electrical contact with the TVS device and extending to the contact surface, and a second electrode electrically coupled to the substrate extending to the contact surface.
    Type: Application
    Filed: March 14, 2012
    Publication date: September 19, 2013
    Inventors: Avinash Srikrishnan Kashyap, Emad Andarawis Andarawis, David Mulford Shaddock
  • Patent number: 8536622
    Abstract: A semiconductor device includes a first transistor including a GaN-based semiconductor stacked structure formed over a substrate, a first gate electrode having a plurality of first fingers over the semiconductor stacked structure, a plurality of first drain electrodes provided along the first fingers, and a plurality of first source electrodes provided along the first fingers; a second transistor including the semiconductor stacked structure, a second gate electrode having a plurality of second fingers over the semiconductor stacked structure, the second drain electrodes provided along the second fingers, and a plurality of second source electrodes provided along the second fingers; a drain pad provided over or under the first drain electrodes, and coupled to the first drain electrodes; a source pad provided over or under the second source electrodes, and coupled to the second source electrodes; and a common pad coupled to the first source electrodes and the second drain electrodes.
    Type: Grant
    Filed: March 5, 2013
    Date of Patent: September 17, 2013
    Assignee: Fujitsu Semiconductor Limited
    Inventors: Yoshihiro Takemae, Tsutomu Hosoda
  • Publication number: 20130234111
    Abstract: A method for forming optical devices. The method includes providing a gallium nitride substrate member having a crystalline surface region and a backside region. The method also includes subjecting the backside region to a laser scribing process to form a plurality of scribe regions on the backside region and forming a metallization material overlying the backside region including the plurality of scribe regions. The method removes at least one optical device using at least one of the scribe regions.
    Type: Application
    Filed: November 9, 2010
    Publication date: September 12, 2013
    Applicant: Soraa, Inc.
    Inventors: Nicholas J. Pfister, James W. Raring, Mathew Schmidt
  • Publication number: 20130234148
    Abstract: Methods of fabricating semiconductor structures include the formation of molybdenum nitride at one or more surfaces of a substrate comprising molybdenum, and providing a layer of III-V semiconductor material such as GaN over the substrate. Semiconductor structures formed by methods described herein may include a substrate comprising molybdenum, molybdenum nitride at one or more surfaces of the substrate, and a layer of GaN bonded to the molybdenum nitride.
    Type: Application
    Filed: March 9, 2012
    Publication date: September 12, 2013
    Applicant: SOITEC
    Inventor: Christiaan J. Werkhoven
  • Publication number: 20130234145
    Abstract: A semiconductor device is disclosed. In one embodiment, the semiconductor device includes two different semiconductor materials. The two semiconductor materials are arranged adjacent one another in a common plane.
    Type: Application
    Filed: March 6, 2012
    Publication date: September 12, 2013
    Applicant: INFINEON TECHNOLOGIES AUSTRIA AG
    Inventors: Franz Hirler, Andreas Meiser
  • Patent number: 8525184
    Abstract: There are provided a semiconductor device that includes a bypass protection unit against surge voltage or the like, achieves good withstand voltage characteristics and low on-resistance (low On-state voltage), has a simple structure, and is used for large-current purpose and a method for producing the semiconductor device. In the present invention, the semiconductor device includes an n+-type GaN substrate 1 having a GaN layer that is in ohmic contact with a supporting substrate, a FET having an n?-type GaN drift layer 2 in a first region R1, and an SBD having an anode electrode in a second region R2, the anode electrode being in Schottky contact with the d?-type GaN drift layer 2. The FET and the SBD are arranged in parallel. A drain electrode D of the FET and a cathode electrode C of the SBD are formed on the back of the n+-type GaN substrate 1.
    Type: Grant
    Filed: June 22, 2012
    Date of Patent: September 3, 2013
    Assignees: Sumitomo Electric Industries, Ltd., Sumitomo Electric Device Innovations, Inc.
    Inventors: Masaya Okada, Makato Kiyama, Seiji Yaegashi, Ken Nakata
  • Patent number: 8524575
    Abstract: A method for producing a group III nitride crystal in the present invention includes the steps of cutting a plurality of group III nitride crystal substrates 10p and 10q having a main plane from a group III nitride bulk crystal 1, the main planes 10pm and 10qm having a plane orientation with an off-angle of five degrees or less with respect to a crystal-geometrically equivalent plane orientation selected from the group consisting of {20-21}, {20-2-1}, {22-41}, and {22-4-1}, transversely arranging the substrates 10p and 10q adjacent to each other such that the main planes 10pm and 10qm of the substrates 10p and 10q are parallel to each other and each [0001] direction of the substrates 10p and 10q coincides with each other, and growing a group III nitride crystal 20 on the main planes 10pm and 10qm of the substrates 10p and 10q.
    Type: Grant
    Filed: December 28, 2011
    Date of Patent: September 3, 2013
    Assignee: Sumitomo Electric Industries, Ltd.
    Inventors: Koji Uematsu, Hideki Osada, Seiji Nakahata, Shinsuke Fujiwara
  • Publication number: 20130221363
    Abstract: An embodiment of a transistor device includes a compound semiconductor material on a semiconductor carrier and a source region and a drain region spaced apart from each other in the compound semiconductor material with a channel region interposed between the source and drain regions. A Schottky diode is integrated with the semiconductor carrier, and contacts extend from the source and drain regions through the compound semiconductor material. The contacts are in electrical contact with the Schottky diode so that the Schottky diode is connected in parallel between the source and drain regions. In another embodiment, the integrated Schottky diode is formed by a region of doped amorphous silicon or doped polycrystalline silicon disposed in a trench structure on the drain side of the device.
    Type: Application
    Filed: February 23, 2012
    Publication date: August 29, 2013
    Applicant: INFINEON TECHNOLOGIES AUSTRIA AG
    Inventors: Gerhard Prechtl, Clemens Ostermaier, Oliver Häberlen
  • Publication number: 20130221364
    Abstract: A semiconductor structure includes a first III-V compound layer. A second III-V compound layer is disposed on the first III-V compound layer and different from the first III-V compound layer in composition. A carrier channel is located between the first III-V compound layer and the second III-V compound layer. A source feature and a drain feature are disposed on the second III-V compound layer. A gate electrode is disposed over the second III-V compound layer between the source feature and the drain feature. Two slanted field plates are disposed on the two side walls of the combined opening of the opening in a protection layer and the opening in a dielectric cap layer disposed on the second III-V compound layer.
    Type: Application
    Filed: February 23, 2012
    Publication date: August 29, 2013
    Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
    Inventors: Chen-Ju YU, Fu-Wei YAO, Chun-Wei HSU, Jiun-Lei Jerry YU, Fu-Chih YANG, Chih-Wen HSIUNG
  • Patent number: 8518806
    Abstract: To produce a Group III nitride-based compound semiconductor having a m-plane main surface and uniformly oriented crystal axes. A mesa having a side surface having an off-angle of 45° or less from c-plane is formed in a a-plane main surface of a sapphire substrate. Subsequently, trimethylaluminum is supplied at 300° C. to 420° C., to thereby form an aluminum layer having a thickness of 40 ? or less. The aluminum layer is nitridated to form an aluminum nitride layer. Through the procedure, a Group III nitride-based compound semiconductor is epitaxially grown only from a side surface of the mesa having an off-angle of 45° or less from c-plane in the sapphire substrate having an a-plane main surface. Thus, a Group III nitride-based compound semiconductor having m-plane which is parallel to the main surface of the sapphire substrate can be formed.
    Type: Grant
    Filed: January 27, 2009
    Date of Patent: August 27, 2013
    Assignee: Toyoda Gosei Co., Ltd.
    Inventors: Koji Okuno, Shugo Nitta, Yoshiki Saito, Yasuhisa Ushida, Naoyuki Nakada, Shinya Boyama
  • Publication number: 20130214281
    Abstract: The present disclosure involves a method of fabricating a semiconductor device. A surface of a silicon wafer is cleaned. A first buffer layer is then epitaxially grown on the silicon wafer. The first buffer layer contains an aluminum nitride (AlN) material. A second buffer layer is then epitaxially grown on the first buffer layer. The second buffer layer includes a plurality of aluminum gallium nitride (AlxGa1?xN) sub-layers. Each of the sub-layers has a respective value for x that is between 0 and 1. A value of x for each sub-layer is a function of its position within the second buffer layer. A first gallium nitride (GaN) layer is epitaxially grown over the second buffer layer. A third buffer layer is then epitaxially grown over the first GaN layer. A second GaN layer is then epitaxially grown over the third buffer layer.
    Type: Application
    Filed: February 17, 2012
    Publication date: August 22, 2013
    Applicant: TSMC Solid State Lighting Ltd.
    Inventors: Zhen-Yu Li, Hsing-Kuo Hsia, Hao-Chung Kuo
  • Publication number: 20130214282
    Abstract: A method of fabricating a layer of single crystal semiconductor material on a silicon substrate including providing a crystalline silicon substrate and epitaxially depositing a nano structured interface layer on the substrate. The nano structured interface layer has a thickness up to a critical thickness. The method further includes epitaxially depositing a layer of single crystal semiconductor material in overlying relationship to the nano structured interface layer. Preferably, the method includes the nano structured interface layer being a layer of coherently strained nano dots of selected material. The critical thickness of the nano dots includes a thickness up to a thickness at which the nano dots become incoherent.
    Type: Application
    Filed: February 17, 2012
    Publication date: August 22, 2013
    Inventors: Erdem Arkun, Radek Roucka, Andrew Clark, Robin Smith, Michael Lebby
  • Patent number: 8507357
    Abstract: The present invention discloses a method for lift-off of an LED substrate. By eroding the sidewall of a GaN epitaxial layer, cavity structures are formed, which may act in cooperation with a non-fully filled patterned sapphire substrate from epitaxial growth to cause the GaN epitaxial layer to separate from the sapphire substrate. The method according to an embodiment of the present invention can effectively reduce the dislocation density in the growth of a GaN-based epitaxial layer; improve lattice quality, and realize rapid lift-off of an LED substrate, and has the advantages including low cost, no internal damage to the GaN film, elevated performance of the photoelectric device and improved luminous efficiency.
    Type: Grant
    Filed: January 18, 2012
    Date of Patent: August 13, 2013
    Assignee: Xiamen Sanan Optoelectronics Technology Co., Ltd.
    Inventors: Su-Hui Lin, Sheng-Hsien Hsu, Kang-Wei Peng, Jiansen Zheng, Jyh-Chiarng Wu, Keehuang Lin
  • Publication number: 20130200495
    Abstract: Embodiments of the present disclosure include a buffer structure suited for III-N device having a foreign substrate. The buffer structure can include a first buffer layer having a first aluminum composition and a second buffer layer formed on the first buffer layer, the second buffer layer having a second aluminum composition. The buffer structure further includes a third buffer layer formed on the second buffer layer at a second interface, the third buffer layer having a third aluminum composition. The first aluminum composition decreases in the first buffer layer towards the interface and the second aluminum composition throughout the second buffer layer is greater than the first aluminum composition at the interface.
    Type: Application
    Filed: February 3, 2012
    Publication date: August 8, 2013
    Applicant: TRANSPHORM INC.
    Inventors: Stacia Keller, Brian L. Swenson, Nicholas Fichtenbaum
  • Patent number: 8502337
    Abstract: A method for manufacturing a Schottky barrier diode includes the following steps. First, a GaN substrate is prepared. A GaN layer is formed on the GaN substrate. A Schottky electrode including a first layer made of Ni or Ni alloy and in contact with the GaN layer is formed. The step of forming the Schottky electrode includes a step of forming a metal layer to serve as the Schottky electrode and a step of heat treating the metal layer. A region of the GaN layer in contact with the Schottky electrode has a dislocation density of 1×108 cm?2 or less.
    Type: Grant
    Filed: July 23, 2009
    Date of Patent: August 6, 2013
    Assignee: Sumitomo Electric Industries, Ltd.
    Inventors: Taku Horii, Tomihito Miyazaki, Makoto Kiyama
  • Publication number: 20130193441
    Abstract: Improved semiconductor substrates are provided that employ a wide bandgap material between the channel and the insulator. A semiconductor substrate comprises a channel layer comprised of a III-V material; an insulator layer; and a wide bandgap material between the channel layer and the insulator layer, wherein a conduction band offset (?Ec) between the channel layer and the wide bandgap material is between 0.05 eV and 0.8 eV. The channel layer can be comprised of, for example, In1-xGaxAs or In1-xGaxSb, with x varying from 0 to 1. The wide bandgap material can be comprised of, for example, In1-yAlyAs, In1-yAlyP, Al1-yGayAs or In1-yGayP, with y varying from 0 to 1.
    Type: Application
    Filed: January 30, 2012
    Publication date: August 1, 2013
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Bahman Hekmatshoartabari, Devendra K. Sadana, Ghavam G. Shahidi, Davood Shahrjerdi
  • Publication number: 20130193445
    Abstract: Boron nitride is used as a buried dielectric of an SOI structure including an SOI layer and a handle substrate. The boron nitride is located between an SOI layer and a handle substrate. Boron nitride has a dielectric constant and a thermal expansion coefficient close to silicon dioxide. Yet, boron nitride has a wet as well as a dry etch resistance that is much better than silicon dioxide. In the SOI structure, there is a reduced material loss of boron nitride during multiple wet and dry etches so that the topography and/or bridging are not an obstacle for device integration. Boron nitride has a low dielectric constant so that devices built in SOI active regions do not suffer from a charging effect.
    Type: Application
    Filed: January 26, 2012
    Publication date: August 1, 2013
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Robert H. Dennard, Alfred Grill, Effendi Leobandung, Deborah A. Neumayer, Dea-Gyu Park, Ghavam G. Shahidi, Leathen Shi
  • Patent number: 8487317
    Abstract: This invention discloses a GaN semiconductor device comprising a substrate; a metal-rich nitride compound thin film on the substrate; a buffer layer formed on the metal-rich nitride compound thin film, and a semiconductor stack layer on the buffer layer wherein the metal-dominated nitride compound thin film covers a partial upper surface of the substrate. Because metal-rich nitride compound is amorphous, the epitaxial growth direction of the buffer layer grows upwards in the beginning and then turns laterally, and the epitaxy defects of the buffer layer also bend with the epitaxial growth direction of the buffer layer. Therefore, the probability of the epitaxial defects extending to the semiconductor stack layer is reduced and the reliability of the GaN semiconductor device is improved.
    Type: Grant
    Filed: March 27, 2009
    Date of Patent: July 16, 2013
    Assignee: Epistar Corporation
    Inventors: Yi-Chieh Lin, Cheng-Ta Kuo, Yu-Pin Hsu, Chi-Ming Tsai
  • Patent number: 8487409
    Abstract: Affords methods of manufacturing InP substrates, methods of manufacturing epitaxial wafers, InP substrates, and eptiaxial wafers whereby deterioration of the electrical characteristics can be kept under control, and at the same time, deterioration of the PL characteristics can be kept under control. An InP substrate manufacturing method of the present invention is provided with the following steps. An InP substrate is prepared (Steps S1 through S3). The InP substrate is washed with sulfuric acid/hydrogen peroxide (Step S5). After the step of washing with sulfuric acid/hydrogen peroxide (Step S5), the InP substrate is washed with phosphoric acid (Step S6).
    Type: Grant
    Filed: January 12, 2010
    Date of Patent: July 16, 2013
    Assignee: Sumitomo Electric Industries, Ltd.
    Inventor: Kyoko Okita
  • Publication number: 20130175537
    Abstract: A high electron mobility GaN-based transistor structure comprises a substrate, an epitaxial GaN layer formed on the substrate, at least one ohmic contact layer formed on the epitaxial GaN layer, a metallic gate layer formed on the epitaxial GaN layer, and a diffusion barrier layer interposed between the metallic gate layer and the epitaxial GaN layer. The diffusion barrier layer hinders metallic atoms of the metallic gate layer from diffusing into the epitaxial GaN layer, whereby are improved the electric characteristics and reliability of the GaN-based transistor.
    Type: Application
    Filed: April 25, 2012
    Publication date: July 11, 2013
    Applicant: NATIONAL CHIAO TUNG UNIVERSITY
    Inventors: EDWARD YI CHANG, CHIA-HUA CHANG, YUEH-CHIN LIN, YU KONG CHEN, SHIH-CHIEN LIU
  • Publication number: 20130175538
    Abstract: According to example embodiments, a substrate structure may include a GaN-based third material layer, a GaN-based second material layer, a GaN-based first material layer, and a buffer layer on a non-GaN-based substrate. The GaN-based first material layer may be doped with a first conductive type impurity. The GaN-based second material layer may be doped with a second conductive type impurity at a density that is less than a density of the first conductive type impurity in the first GaN-based material layer. The GaN-based third material layer may be doped with a first conductive type impurity at a density that is less than the density of the first conductive type impurity of the GaN-based first material layer. After a second substrate is attached onto the substrate structure, the non-GaN-based substrate may be removed and a GaN-based vertical type semiconductor device may be fabricated on the second substrate.
    Type: Application
    Filed: July 17, 2012
    Publication date: July 11, 2013
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Hyuk-soon CHOI, Jong-seob KIM, Jai-kwang SHIN, Chang-yong UM, Jae-joon OH, Jong-bong HA, In-jun HWANG, Ki-ha HONG
  • Patent number: 8482104
    Abstract: A method for growth of indium-containing nitride films is described, particularly a method for fabricating a gallium, indium, and nitrogen containing material. On a substrate having a surface region a material having a first indium-rich concentration is formed, followed by a second thickness of material having a first indium-poor concentration. Then a third thickness of material having a second indium-rich concentration is added to form a sandwiched structure which is thermally processed to cause formation of well-crystallized, relaxed material within a vicinity of a surface region of the sandwich structure.
    Type: Grant
    Filed: January 9, 2012
    Date of Patent: July 9, 2013
    Assignee: Soraa, Inc.
    Inventors: Mark P. D'Evelyn, Christiane Poblenz, Michael R. Krames