Bistable Switching Devices, E.g., Ovshinsky-effect Devices (epo) Patents (Class 257/E45.002)
  • Publication number: 20120104344
    Abstract: A semiconductor device includes a semiconductor element. The semiconductor element comprises a first insulating film, a resistance changing layer, a first electrode, a buried layer, and a second electrode. The first electrode is formed within the opening so as to cover side and bottom surfaces of an inner wall of the opening and so as to include a recessed portion and is in contact with the resistance changing layer via the upper end thereof. The second electrode is formed on the resistance changing layer so as to interpose the resistance changing layer between the second electrode, and the upper end of the first electrode and the buried layer. The semiconductor element changes an electronic resistance between the first and second electrodes by reversibly forming a conductive bridge in the resistance changing layer between the upper end of the first electrode and the second electrode.
    Type: Application
    Filed: October 13, 2011
    Publication date: May 3, 2012
    Applicant: ELPIDA MEMORY, INC.
    Inventor: Eiichirou KAKEHASHI
  • Publication number: 20120104349
    Abstract: Programmable metallization memory cells include an electrochemically active electrode and an inert electrode and an ion conductor solid electrolyte material between the electrochemically active electrode and the inert electrode. A sacrificial metal is disposed between the electrochemically active electrode and the inert electrode. The sacrificial metal has a more negative standard electrode potential than the filament forming metal.
    Type: Application
    Filed: January 11, 2012
    Publication date: May 3, 2012
    Applicant: SEAGATE TECHNOLOGY LLC
    Inventors: Venkatram Venkatasamy, Ming Sun, Dadi Setiadi
  • Publication number: 20120097914
    Abstract: According to one embodiment, a memory device includes a selection element layer, a nanomaterial aggregate layer, and a fine particle. The nanomaterial aggregate layer is stacked on the selection element layer. The nanomaterial aggregate layer has a plurality of micro conductive bodies aggregated with an interposed gap. The fine particle has at least a surface made of silicon oxynitride. The fine particle is dispersed between the micro conductive bodies in one portion of the nanomaterial aggregate layer piercing the nanomaterial aggregate layer in a thickness direction.
    Type: Application
    Filed: March 18, 2011
    Publication date: April 26, 2012
    Applicant: Kabushiki Kaisha Toshiba
    Inventors: Kazuhiko YAMAMOTO, Kenji Aoyama
  • Publication number: 20120097913
    Abstract: An integrated circuit has a nonvolatile memory cell that includes a first electrode, a second electrode, and an ion conductive material there-between. At least one of the first and second electrodes has an electrochemically active surface received directly against the ion conductive material. The second electrode is elevationally outward of the first electrode. The first electrode extends laterally in a first direction and the ion conductive material extends in a second direction different from and intersecting the first direction. The first electrode is received directly against the ion conductive material only where the first and second directions intersect. Other embodiments, including method embodiments, are disclosed.
    Type: Application
    Filed: October 21, 2010
    Publication date: April 26, 2012
    Inventors: Jun Liu, John K. Zahurak
  • Publication number: 20120099362
    Abstract: A memory array with Metal-Insulator Transition (MIT) switching devices includes a set of row lines intersecting a set of column lines and a memory element disposed at an intersection between one of the row lines and one of the column lines. The memory element includes a switching layer in series with an MIT material. A method of accessing a target memory element within a memory array includes applying half of an access voltage to a row line connected to the target memory element, the target memory element comprising a switching layer in series with an MIT material, and applying an inverted half of the access voltage to a column line connected to the target memory element.
    Type: Application
    Filed: October 25, 2010
    Publication date: April 26, 2012
    Inventors: Gilberto Medeiros Ribeiro, Matthew D. Pickett, Jianhua Yang
  • Patent number: 8164949
    Abstract: Chalcogenide materials conventionally used in chalcogenide memory devices and ovonic threshold switches may exhibit a tendency called drift, wherein threshold voltage or resistance changes with time. By providing a compensating material which exhibits an opposing tendency, the drift may be compensated. The compensating material may be mixed into a chalcogenide, may be layered with chalcogenide, may be provided with a heater, or may be provided as part of an electrode in some embodiments. Both chalcogenide and non-chalcogenide compensating materials may be used.
    Type: Grant
    Filed: March 25, 2011
    Date of Patent: April 24, 2012
    Assignee: Ovonyx, Inc.
    Inventor: Semyon D. Savransky
  • Publication number: 20120091429
    Abstract: A memory device memory device includes a first array of memory structures disposed in rows and columns and constructed over a substrate, each memory structure having a first signal electrode, a second signal electrode, and a resistive layer positioned between the first signal electrode and the second signal electrode.
    Type: Application
    Filed: November 19, 2011
    Publication date: April 19, 2012
    Inventor: Bao Tran
  • Publication number: 20120091419
    Abstract: In some embodiments, a memory cell is provided that includes a storage element formed from an MIM stack including (1) a first conductive layer; (2) an RRS layer formed above the first conductive layer; and (3) a second conductive layer formed above the RRS layer, at least one of the first and second conductive layers comprising a first semiconductor material layer. The memory cell includes a steering element coupled to the storage element, the steering element formed from the first semiconductor material layer of the MIM stack and one or more additional material layers. Numerous other aspects are provided.
    Type: Application
    Filed: October 14, 2010
    Publication date: April 19, 2012
    Inventors: Yung-Tin Chen, Chuanbin Pan, Andrei Mihnea, Steven Maxell, Kun Hou
  • Publication number: 20120091418
    Abstract: In some embodiments, a memory cell is provided that includes (1) a bipolar storage element formed from a metal-insulator-metal (MIM) stack including (a) a first conductive layer; (b) a reversible resistivity switching (RRS) layer formed above the first conductive layer; (c) a metal/metal oxide layer stack formed above the first conductive layer; and (d) a second conductive layer formed above the RRS layer and the metal/metal oxide layer stack; and (2) a steering element coupled to the storage element. Numerous other aspects are provided.
    Type: Application
    Filed: October 14, 2010
    Publication date: April 19, 2012
    Inventors: Yung-Tin Chen, Franz Kreupl, Steven Maxwell, Kun Hou
  • Publication number: 20120091415
    Abstract: A nonvolatile memory device group includes: (A) a first insulating layer; (B) a second insulating layer that has a first concavity and a second concavity communicating with the first concavity and having a width larger than that of the first concavity and that is disposed on the first insulating layer; (C) a plurality of electrodes that are disposed in the first insulating layer and the top surface of which is exposed from the bottom surface of the first concavity; (D) an information storage layer that is formed on the side walls and the bottom surfaces of the first concavity and the second concavity; and (E) a conductive material layer that is filled in a space surrounded with the information storage layer in the second concavity.
    Type: Application
    Filed: October 4, 2011
    Publication date: April 19, 2012
    Applicant: SONY CORPORATION
    Inventors: Jun Sumino, Motonari Honda
  • Patent number: 8158963
    Abstract: Programmable resistive RAM cells have a resistance that depends on the size of the contacts. Manufacturing methods and integrated circuits for lowered contact resistance are disclosed that have contacts of reduced size.
    Type: Grant
    Filed: June 3, 2009
    Date of Patent: April 17, 2012
    Assignee: Macronix International Co., Ltd.
    Inventors: ChiaHua Ho, Erh-Kun Lai, Kuang Yeu Hsieh
  • Patent number: 8158964
    Abstract: A switching element that includes a first semiconductor layer, the first semiconductor layer having a first portion and a second portion; a second semiconductor layer, the second semiconductor layer having a first portion and a second portion; an insulating layer disposed between the first semiconductor layer and the second semiconductor layer; a first metal contact in contact with the first portion of the first semiconductor layer forming a first junction and in contact with the first portion of the second semiconductor layer forming a second junction; a second metal contact in contact with the second portion of the first semiconductor layer forming a third junction and in contact with the second portion of the second semiconductor layer forming a fourth junction, wherein the first junction and the fourth junction are Schottky contacts, and the second junction and the third junction are ohmic contacts.
    Type: Grant
    Filed: July 13, 2009
    Date of Patent: April 17, 2012
    Assignee: Seagate Technology LLC
    Inventors: Young Pil Kim, Nurul Amin, Dadi Setiadi, Venugopalan Vaithyanathan, Wei Tian, Insik Jin
  • Patent number: 8153485
    Abstract: A method for fabricating a memory is described. Word lines are provided in a first direction. Bit lines are provided in a second direction. A top electrode is formed connecting to a corresponding word line. A bottom electrode is formed connecting to a corresponding bit line. A resistive layer is formed on the bottom electrode. At least two separate L-shaped liners are formed, wherein each L-shaped liner has variable resistive materials on both ends of the L-shaped liner and each L-shaped liner is coupled between the top electrode and the resistive layer.
    Type: Grant
    Filed: June 20, 2011
    Date of Patent: April 10, 2012
    Assignee: MACRONIX International Co., Ltd.
    Inventors: Erh-Kun Lai, Chia-Hua Ho, Kuang-Yeu Hsieh
  • Patent number: 8154004
    Abstract: This invention relates to MRAM technology and new variations on MRAM array architecture to incorporate certain advantages from both cross-point and 1T-1MTJ architectures. The fast read-time and higher signal-to-noise ratio of the 1T-1MTJ architecture and the higher packing density of the cross-point architecture are both exploited by combining certain characteristics of these layouts. A single access transistor 16 is used to read the multiple MRAM cells in a segment of a column, which can be stacked vertically above one another in a plurality of MRAM array layers arranged in a ā€œZā€ axis direction.
    Type: Grant
    Filed: November 6, 2009
    Date of Patent: April 10, 2012
    Assignee: Micron Technology, Inc.
    Inventors: Mirmajid Seyyedy, Glen Hush
  • Patent number: 8154006
    Abstract: A CMOS logic portion embedded with a PCM portion is recessed by a gate structure height as measured by a thickness of a gate oxide and a polysilicon gate to provide planarity of the CMOS logic portion with the PCM portion is described.
    Type: Grant
    Filed: December 29, 2008
    Date of Patent: April 10, 2012
    Assignee: Micron Technology, Inc.
    Inventors: Marcello Mariani, Lorenzo Fratin, Anna Rita Odorizzi, Michele Magistretti
  • Patent number: 8153471
    Abstract: A phase change memory structure and method for forming the same, the method including providing a substrate comprising a conductive area; forming a spacer having a partially exposed sidewall region at an upper portion of the spacer defining a phase change memory element contact area; and, wherein the spacer bottom portion partially overlaps the conductive area. Both these two methods can reduce active area of a phase change memory element, therefore, reducing a required phase changing electrical current.
    Type: Grant
    Filed: November 14, 2010
    Date of Patent: April 10, 2012
    Assignee: Taiwan Semiconductor Manufacturing Co., Ltd
    Inventors: Li-Shyue Lai, Chao-Hsiung Wang, Denny Tang, Wen-Chin Lin
  • Patent number: 8154002
    Abstract: The present invention generally relates to nanotechnology and submicroelectronic devices that can be used in circuitry and, in some cases, to nanoscale wires and other nanostructures able to encode data. One aspect of the invention provides a nanoscale wire or other nanostructure having a region that is electrically-polarizable, for example, a nanoscale wire may comprise a core and an electrically-polarizable shell. In some cases, the electrically-polarizable region is able to retain its polarization state in the absence of an external electric field. All, or only a portion, of the electricallypolarizable region may be polarized, for example, to encode one or more bits of data. In one set of embodiments, the electrically-polarizable region comprises a functional oxide or a ferroelectric oxide material, for example, BaTiO3, lead zirconium titanate, or the like.
    Type: Grant
    Filed: December 6, 2005
    Date of Patent: April 10, 2012
    Assignee: President and Fellows of Harvard College
    Inventors: Charles M. Lieber, Yue Wu, Hao Yan
  • Patent number: 8148709
    Abstract: This magnetic device integrates a magneto-resistive stack, the stack comprising at least two layers made out of a ferromagnetic material, separated from each other by a layer of non-magnetic material; and means for causing an electron current to flow perpendicular to the plane of the layers, with at least one integrated nano-contact intended to inject the current into the magneto-resistive stack. The nano-contact is made in a bilayer composed of a solid electrolyte on which has been deposited a soluble electrode composed of a metal that has been at least partially dissolved in the electrolyte.
    Type: Grant
    Filed: February 5, 2009
    Date of Patent: April 3, 2012
    Assignee: Commissariat a l'Energie Atomique
    Inventors: Bertrand Delaet, Marie-Claire Cyrille, Jean-FranƧois Nodin, VƩronique Sousa
  • Publication number: 20120074369
    Abstract: A nonvolatile memory apparatus includes a first electrode, a second electrode, a variable resistance layer, a resistance value of the variable resistance layer reversibly varying between a plurality of resistance states based on an electric signal applied between the electrodes. The variable resistance layer includes at least a tantalum oxide, and is configured to satisfy 0<x<2.5 when the tantalum oxide is represented by TaOx; and wherein when a resistance value between the electrodes is in the low-resistance state is RL, a resistance value between the electrodes is in the high-resistance state is RH, and a resistance value of a portion other than the variable resistance layer in a current path connecting a first terminal to a second terminal via the first electrode, the variable resistance layer and the second electrode, is R0, R0 satisfies RL<R0.
    Type: Application
    Filed: September 27, 2011
    Publication date: March 29, 2012
    Applicant: Panasonic Corporation
    Inventors: Koichi OSANO, Satoru Fujii, Shunsaku Muraoka
  • Publication number: 20120074371
    Abstract: A chalcogenide-based programmable conductor memory device and method of forming the device, wherein a nanoparticle is provided between an electrode and a chalcogenide glass region. The method of forming the nanoparticle utilizes a template over the electrode or random deposition of the nanoparticle.
    Type: Application
    Filed: December 9, 2011
    Publication date: March 29, 2012
    Inventors: Jun Liu, Kristy A. Campbell
  • Patent number: 8143610
    Abstract: A semiconductor phase-change memory device comprises a data line disposed on a semiconductor substrate and a data storage structure disposed under the data line and having a concave portion extending in a direction along the data line. A data contact structure is configured to contact the data storage structure, and having a lower portion filling the concave portion of the data storage structure and an upper portion surrounding at least a lower portion of the data line. Each of sidewalls of the data storage structure is disposed at substantially the same plane as a corresponding one of sidewalls of the upper portion of the data contact structure.
    Type: Grant
    Filed: December 14, 2009
    Date of Patent: March 27, 2012
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jae-Hyun Park, Jae-Hee Oh, Sung-Ho Eun
  • Patent number: 8143092
    Abstract: Resistive switching nonvolatile memory elements are provided. A metal-containing layer and an oxide layer for a memory element can be heated using rapid thermal annealing techniques. During heating, the oxide layer may decompose and react with the metal-containing layer. Oxygen from the decomposing oxide layer may form a metal oxide with metal from the metal-containing layer. The resulting metal oxide may exhibit resistive switching for the resistive switching memory elements.
    Type: Grant
    Filed: March 9, 2009
    Date of Patent: March 27, 2012
    Inventors: Pragati Kumar, Sean Barstow, Sunil Shanker, Tony Chiang
  • Patent number: 8143612
    Abstract: An array of ā€œmushroomā€ style phase change memory cells is manufactured by forming a separation layer over an array of contacts, forming an isolation layer on the separation layer and forming an array of memory element openings in the isolation layer using a lithographic process. Etch masks are formed within the memory element openings by a process that compensates for variation in the size of the memory element openings that results from the lithographic process. The etch masks are used to etch through the separation layer to define an array of electrode openings. Electrode material is deposited within the electrode openings; and memory elements are formed within the memory element openings. The memory elements and bottom electrodes are self-aligned.
    Type: Grant
    Filed: November 18, 2009
    Date of Patent: March 27, 2012
    Assignees: Marconix International Co., Ltd., International Business Machines
    Inventors: Hsiang-Lan Lung, Chung Hon Lam
  • Publication number: 20120068149
    Abstract: In one or more embodiments, a semiconductor device a FinFET device and a second device. In one or more embodiments, the semiconductor device has a contact element coupled between a surface of the fin and the second device.
    Type: Application
    Filed: November 16, 2011
    Publication date: March 22, 2012
    Inventors: Ronald Kakoschke, Klaus Schruefer
  • Publication number: 20120068142
    Abstract: A resistance random access memory element includes a first electrode, an insulating layer, a diffusing metal layer, and a second electrode superimposed in sequence. The insulating layer includes a plurality of pointed electrodes. A method for making a resistance random access memory element includes growing and forming an insulating layer on a surface of a first electrode. A diffusing metal layer is formed on a surface of the insulating layer. A second electrode is mounted on a surface of the diffusing metal layer. A negative pole and a positive pole of a driving voltage are connected with the first and second electrodes, respectively. The diffusing metal in the diffusing metal layer is oxidized into metal ions by the driving voltage. The metal ions are driven into the insulating layer and form a plurality of pointed electrodes after reduction.
    Type: Application
    Filed: May 20, 2011
    Publication date: March 22, 2012
    Inventors: Ting-Chang CHANG, Po-Chun Yang, Yu-Shih Lin, Shih-Ching Chen, Fu-Yen Jian
  • Publication number: 20120069624
    Abstract: Methods, devices, and systems associated with oxide based memory can include a method of forming an oxide based memory cell. Forming an oxide based memory cell can include forming a first conductive element, forming an oxide over the first conductive element, implanting a reactive metal into the oxide, and forming a second conductive element over the oxide.
    Type: Application
    Filed: September 22, 2010
    Publication date: March 22, 2012
    Applicant: MICRON TECHNOLOGY, INC.
    Inventors: D.V. Nirmal Ramaswamy, Gurtej S. Sandhu
  • Publication number: 20120068137
    Abstract: A switching device includes a first electrode, a bipolar tunneling layer, and a second electrode. The bipolar tunneling layer is formed on the first electrode and includes a plurality of dielectric layers having different dielectric constants. The second electrode is formed on the bipolar tunneling layer.
    Type: Application
    Filed: December 30, 2010
    Publication date: March 22, 2012
    Inventors: Yun-Taek Hwang, Jae-Yun Yi
  • Publication number: 20120068141
    Abstract: The invention is related to methods and apparatus for providing a resistance variable memory element with improved data retention and switching characteristics. According to an embodiment of the invention a resistance variable memory element is provided having at least one silver-selenide layer in between glass layers, wherein at least one of the glass layers is a chalcogenide glass, preferably having a GexSe100-x composition.
    Type: Application
    Filed: November 23, 2011
    Publication date: March 22, 2012
    Inventors: Kristy A. Campbell, John T. Moore
  • Publication number: 20120068136
    Abstract: Provided are a phase change memory device and a fabricating method thereof. The phase change memory device includes a substrate, an interlayer dielectric layer formed on the substrate, first and second contact holes formed in the interlayer dielectric layer, and a memory cell formed in the first and second contact holes and including a diode, a first electrode on the diode, a phase change material layer on the first electrode, and a second electrode on the phase change material layer, wherein the first contact hole and the second contact hole are spaced apart from and separated from each other.
    Type: Application
    Filed: September 16, 2011
    Publication date: March 22, 2012
    Inventors: Hye-Young Park, Jeong-Hee Park, Hyun-Suk Kwon
  • Publication number: 20120068139
    Abstract: A magnetoresistive element according to an embodiment includes: a first ferromagnetic layer having an axis of easy magnetization in a direction perpendicular to a film plane; a second ferromagnetic layer having an axis of easy magnetization in a direction perpendicular to a film plane; a nonmagnetic layer placed between the first ferromagnetic layer and the second ferromagnetic layer; a first interfacial magnetic layer placed between the first ferromagnetic layer and the nonmagnetic layer; and a second interfacial magnetic layer placed between the second ferromagnetic layer and the nonmagnetic layer. The first interfacial magnetic layer includes a first interfacial magnetic film, a second interfacial magnetic film placed between the first interfacial magnetic film and the nonmagnetic layer and having a different composition from that of the first interfacial magnetic film, and a first nonmagnetic film placed between the first interfacial magnetic film and the second interfacial magnetic film.
    Type: Application
    Filed: March 8, 2011
    Publication date: March 22, 2012
    Applicant: KABUSHIKI KAISHA TOSHIBA
    Inventors: Tadaomi Daibou, Eiji Kitagawa, Yutaka Hashimoto, Masaru Tokou, Toshihiko Nagase, Katsuya Nishiyama, Koji Ueda, Makoto Nagamine, Tadashi Kai, Hiroaki Yoda
  • Patent number: 8138028
    Abstract: A method for manufacturing a mushroom-cell type phase change memory is based upon manufacturing a pillar of bottom electrode material upon a substrate including an array of conductive contacts in electrical communication with access circuitry. A layer of electrode material is deposited making reliable electrical contact with the array of conductive contacts. Electrode material is etched to form a pattern of electrode pillars on corresponding conductive contacts. Next, a dielectric material is deposited over the pattern and planarized to provide an electrode surface exposing top surfaces of the electrode pillars. Next, a layer of programmable resistive material, such as a chalcogenide or other phase change material, is deposited, followed by deposition of a layer of a top electrode material. A device including bottom electrode pillars with larger bottom surfaces than top surfaces is described.
    Type: Grant
    Filed: June 18, 2007
    Date of Patent: March 20, 2012
    Assignees: Macronix International Co., Ltd, International Business Machines Corporation, Qimonda North America Corp.
    Inventors: Hsiang Lan Lung, Chieh Fang Chen, Yi Chou Chen, Shih Hung Chen, Chung Hon Lam, Eric Andrew Joseph, Alejandro Gabriel Schrott, Matthew J. Breitwisch, Geoffrey William Burr, Thomas D. Happ, Jan Boris Philipp
  • Patent number: 8138010
    Abstract: A method of making a semiconductor device includes forming a first photoresist layer over an underlying layer, patterning the first photoresist layer into a first photoresist pattern, wherein the first photoresist pattern comprises a plurality of spaced apart first photoresist features located over the underlying layer, and etching the underlying layer using the first photoresist pattern as a mask to form a plurality of first spaced apart features. The method further includes removing the first photoresist pattern, forming a second photoresist layer over the plurality of first spaced apart features, and patterning the second photoresist layer into a second photoresist pattern, wherein the second photoresist pattern comprises a plurality of second photoresist features covering edge portions of the plurality of first spaced apart features.
    Type: Grant
    Filed: March 24, 2011
    Date of Patent: March 20, 2012
    Assignee: SanDisk 3D LLC
    Inventors: Roy E. Scheuerlein, Steven Radigan
  • Publication number: 20120061637
    Abstract: The present invention relates to a field of nonvolatile memory technology in ULSI circuits manufacturing technology and discloses a 3D-structured resistive-switching memory array and a method for fabricating the same.
    Type: Application
    Filed: April 1, 2011
    Publication date: March 15, 2012
    Inventors: Yimao Cai, Ru Huang, Shiqiang Qin, Poren Tang, LIjie Zhang, Yu Tang
  • Publication number: 20120063194
    Abstract: Semiconductor memory device having a stacking structure including resistor switch based logic circuits. The semiconductor memory device includes a first conductive line that includes a first line portion and a second line portion, wherein the first line portion and the second line portion are electrically separated from each other by an intermediate region disposed between the first and second line portions, a first variable resistance material film that is connected to the first line portion and stores data, and a second variable resistance material film that controls an electrical connection between the first line portion and the second line portion.
    Type: Application
    Filed: September 2, 2011
    Publication date: March 15, 2012
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: In-gyu BAEK, Hong-sun HWANG, Hak-soo YU, Chul-woo PARK
  • Publication number: 20120064693
    Abstract: A semiconductor memory device includes a word line interconnect layer having a plurality of word lines extending in a word line direction and a bit line interconnect layer having a plurality of bit lines extending in a bit line direction alternately stacked on a silicon substrate. A variable resistance film is disposed between the word line and the bit line. A first pin diode extending in the word line direction is provided between the word line and the variable resistance film, and a second pin diode extending in the bit line direction is provided between the bit line and the variable resistance film. A region of an upper surface of the pin diode other than an immediately underlying region of the variable resistance film is located lower than the immediately underlying region.
    Type: Application
    Filed: October 20, 2011
    Publication date: March 15, 2012
    Applicant: Kabushiki Kaisha Toshiba
    Inventor: Kenji Aoyama
  • Publication number: 20120061638
    Abstract: There are provided a memory element and a memory device in which the state of erasing remains stable by deactivation of a localized site(s) formed inside of a resistance change layer. The memory element includes a first electrode, a memory layer, and a second electrode in this order. The memory layer includes a resistance change layer including an n-type dopant or a p-type dopant, and disposed on the first electrode side, and an ion source layer disposed between the resistance change layer and the second electrode.
    Type: Application
    Filed: September 1, 2011
    Publication date: March 15, 2012
    Applicant: SONY CORPORATION
    Inventors: Toshiyuki Kunikiyo, Shinnosuke Hattori, Mitsunori Nakamoto
  • Patent number: 8134139
    Abstract: A programmable metallization device, comprises a first electrode; a memory layer electrically coupled to the first electrode and adapted for electrolytic formation and destruction of a conducting bridge therethrough; an ion-supplying layer containing a source of ions of a first metal element capable of diffusion into and out of the memory layer; a conductive ion buffer layer between the ion-supplying layer and the memory layer, and which allows diffusion therethrough of said ions; and a second electrode electrically coupled to the ion-supplying layer. Circuitry is coupled to the device to apply bias voltages to the first and second electrodes to induce creation and destruction of conducting bridges including the first metal element in the memory layer. The ion buffer layer can improve retention of the conducting bridge by reducing the likelihood that the first metallic element will be absorbed into the ion supplying layer.
    Type: Grant
    Filed: January 25, 2010
    Date of Patent: March 13, 2012
    Assignee: Macronix International Co., Ltd.
    Inventors: Yu-Yu Lin, Feng-Ming Lee, Yi-Chou Chen
  • Publication number: 20120056149
    Abstract: Methods for adjusting and/or limiting the conductivity range of a nanotube fabric layer are disclosed. In some aspects, the conductivity of a nanotube fabric layer is adjusted by functionalizing the nanotube elements within the fabric layer via wet chemistry techniques. In some aspects, the conductivity of a nanotube fabric layer is adjusted by functionalizing the nanotube elements within the fabric layer via plasma treatment. In some aspects, the conductivity of a nanotube fabric layer is adjusted by functionalizing the nanotube elements within the fabric layer via CVD treatment. In some aspects, the conductivity of a nanotube fabric layer is adjusted by functionalizing the nanotube elements within the fabric layer via an inert ion gas implant.
    Type: Application
    Filed: September 2, 2010
    Publication date: March 8, 2012
    Applicant: NANTERO, INC.
    Inventors: C. Rinn CLEAVELIN, Thomas RUECKES, H. Montgomery MANNING, Darlene HAMILTON, Feng GU
  • Patent number: 8129707
    Abstract: With a high-speed nonvolatile phase change memory, reliability in respect of the number of refresh times is enhanced. In a memory cell forming area of a phase change memory using a MISFET as a transistor for selection of memory cells, a phase change material layer of a memory cell comprising a resistor element, using a phase change material, is formed for common use. As a result, variation in shape and a change in composition of the phase change material, caused by isolation of memory cell elements by etching, are reduced, thereby enhancing reliability of memory cells, in respect of the number of refresh times.
    Type: Grant
    Filed: June 18, 2009
    Date of Patent: March 6, 2012
    Assignees: Hitachi, Ltd., Hitachi ULSI Systems Co., Ltd.
    Inventors: Norikatsu Takaura, Hideyuki Matsuoka, Motoyasu Terao, Kenzo Kurotsuchi, Tsuyoshi Yamauchi
  • Patent number: 8129214
    Abstract: A semiconductor device includes a semiconductor substrate and a lower interlayer insulating layer disposed on the substrate. An opening passing through the lower interlayer insulating layer and exposing the substrate is included. A buried insulating pattern is disposed in the opening. First and second conductive layer patterns are sequentially stacked to surround the sidewall and bottom of the buried insulating pattern. A phase change material pattern is included, which is disposed on the lower interlayer insulating layer in contact with a top surface of the second conductive layer pattern, and spaced apart from the first conductive layer pattern. An upper interlayer insulating layer covering the lower interlayer insulating layer and the phase change material pattern is included. A conductive plug is included, which passes through the upper interlayer insulating layer and is electrically connected to the phase change material pattern. A method of fabricating the semiconductor device is also provided.
    Type: Grant
    Filed: February 22, 2010
    Date of Patent: March 6, 2012
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Yoon-Jong Song, Kyung-Chang Ryoo, Dong-Won Lim
  • Patent number: 8129705
    Abstract: Provided is a nonvolatile memory device including a phase-change memory configured with cross-point memory cells in which memory elements formed of a phase-change material and selection elements formed with a diode are combined. A memory cell is configured with a memory element formed of a phase-change material and a selection element formed with a diode having a stacked structure of a first polycrystalline silicon film, a second polycrystalline silicon film, and a third polycrystalline silicon film. The memory cells are arranged at intersection points of a plurality of first metal wirings extending along a first direction with a plurality of third metal wirings extending along a second direction orthogonal to the first direction. An interlayer film is formed between adjacent selection elements and between adjacent memory elements, and voids are formed in the interlayer film provided between the adjacent memory elements.
    Type: Grant
    Filed: May 2, 2009
    Date of Patent: March 6, 2012
    Assignee: Hitachi, Ltd.
    Inventors: Masaharu Kinoshita, Yoshitaka Sasago, Norikatsu Takaura
  • Patent number: 8129709
    Abstract: A nonvolatile memory device (21) is provided with a semiconductor substrate, a plurality of active regions (3) formed on the semiconductor substrate and extending in a band, a plurality of select active elements (23) formed in the active regions (3) and having a first impurity diffusion region and a second impurity diffusion region, a plurality of first electrodes (13) electrically connected to the first impurity diffusion region, a variable resistance layer (12) electrically connected to the first electrodes (13), and a plurality of second electrodes electrically connected to the variable resistance layer (12). Among the plurality of first electrodes (13) and the plurality of second electrodes, an array direction of at least one pair of the first electrodes (13) and the second electrodes that are electrically connected to the same variable resistance layer (12), and a direction of extension of the activation regions (3) are not parallel.
    Type: Grant
    Filed: November 13, 2009
    Date of Patent: March 6, 2012
    Assignee: Elpida Memory, Inc.
    Inventors: Akiyoshi Seko, Yukio Fuji, Natsuki Sato, Isamu Asano
  • Publication number: 20120049144
    Abstract: Creating a localized region of material having a target chemical composition by defining an electrical circuit on a substrate, and depositing on the electrical circuit one or more layers of materials having one or more chemical compositions. An electrical current pulse is applied to the electrical circuit to create a self-aligned localized region having the target chemical composition. Applying the electrical current pulse causes a portion of the one or more layers of materials to be heated, resulting in the target chemical composition.
    Type: Application
    Filed: August 31, 2010
    Publication date: March 1, 2012
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Michele M. Franceschini, John P. Karidis
  • Publication number: 20120049146
    Abstract: Some embodiments include a memory cell that contains programmable material sandwiched between first and second electrodes. The memory cell can further include a heating element which is directly against one of the electrodes and directly against the programmable material. The heating element can have a thickness in a range of from about 2 nanometers to about 30 nanometers, and can be more electrically resistive than the electrodes. Some embodiments include methods of forming memory cells that include heating elements directly between electrodes and programmable materials.
    Type: Application
    Filed: August 31, 2010
    Publication date: March 1, 2012
    Inventor: Jun Liu
  • Patent number: 8124956
    Abstract: A phase change material including a high adhesion phase change material formed on a dielectric material and a low adhesion phase change material formed on the high adhesion phase change material. The high adhesion phase change material includes a greater amount of at least one of nitrogen and oxygen than the low adhesion phase change material. The phase change material is produced by forming a first chalcogenide compound material including an amount of at least one of nitrogen and oxygen on the dielectric material and forming a second chalcogenide compound including a lower percentage of at least one of nitrogen and oxygen on the first chalcogenide compound material. A phase change random access memory device, and a semiconductor structure are also disclosed.
    Type: Grant
    Filed: October 21, 2010
    Date of Patent: February 28, 2012
    Assignee: Micron Technology, Inc.
    Inventor: Keith R. Hampton
  • Patent number: 8124968
    Abstract: Provided are a non-volatile memory device which can be extended in a stack structure and thus can be highly integrated, and a method of manufacturing the non-volatile memory device. The non-volatile memory device includes: at least one first electrode, at least one second electrode crossing the at least one first electrode, at least one data storing layer interposed between the at least one first electrode and the second electrode, at a region in which the at least one first electrode crosses the at least one second electrode and at least one metal silicide layer interposed between the at least one first electrode and the at least one second electrode, at the region in which the at least one first electrode crosses the at least one second electrode.
    Type: Grant
    Filed: February 5, 2009
    Date of Patent: February 28, 2012
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: June-mo Koo, Suk-pil Kim, Tae-Eung Yoon
  • Publication number: 20120043519
    Abstract: A resistive switching device. The device includes a first electrode comprising a first metal material overlying the first dielectric material and a switching material comprising an amorphous silicon material. The device includes a second electrode comprising at least a second metal material. In a specific embodiment, the device includes a buffer material disposed between the first electrode and the switching material. The buffer material provides a blocking region between the switching material and the first electrode so that the blocking region is substantially free from metal particles from the second metal material when a first voltage is applied to the second electrode.
    Type: Application
    Filed: August 23, 2010
    Publication date: February 23, 2012
    Applicant: Crossbar, Inc.
    Inventors: Sung Hyun JO, Wei Lu
  • Patent number: 8119536
    Abstract: Provided are a semiconductor device and a method of forming the semiconductor device. The method may include forming a semiconductor pattern on a substrate, forming an interlayer insulating layer including an opening exposing the semiconductor pattern, forming a semiconductor ohmic pattern on the semiconductor pattern, forming an electrode ohmic layer on the semiconductor ohmic pattern, performing a wet etching on the electrode ohmic layer, and forming an electrode pattern on the etched electrode ohmic layer.
    Type: Grant
    Filed: November 20, 2009
    Date of Patent: February 21, 2012
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Sang-Su Park, JaeHee Oh
  • Patent number: 8120007
    Abstract: A phase-change channel transistor includes a first electrode; a second electrode; a memory layer provided between the first and second electrodes; and a third electrode provided for the memory layer with an insulating film interposed therebetween, wherein the memory layer includes at least a first layer formed from a phase-change material which is stable in either an amorphous phase or a crystalline phase at room temperature and a second layer formed from a resistive material, and wherein the resistance value of the second layer is smaller than the resistance value of the first layer in the amorphous phase, but is larger than the resistance value of the first layer in the crystalline phase.
    Type: Grant
    Filed: February 3, 2011
    Date of Patent: February 21, 2012
    Assignee: Semiconductor Technology Academic Research Center
    Inventors: Sumio Hosaka, Hayato Sone, Masaki Yoshimaru, Takashi Ono, Mayumi Nakasato
  • Patent number: 8120005
    Abstract: In an embodiment, a phase change memory device includes a semiconductor substrate of a first conductivity type and a first interlayer insulating layer disposed on the semiconductor substrate. A hole penetrates the first interlayer insulating layer. A first and a second semiconductor pattern are sequentially stacked in a lower region of the hole. A cell electrode is provided on the second semiconductor pattern. The cell electrode has a lower surface than a top surface of the first interlayer insulating layer. A confined phase change material pattern fills the hole on the cell electrode. An upper electrode is disposed on the phase change material pattern. The phase change material pattern in the hole is self-aligned with the first and second semiconductor patterns by the hole. A method of fabricating the phase change memory device is also provided.
    Type: Grant
    Filed: August 19, 2009
    Date of Patent: February 21, 2012
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jae-Hyun Park, Jae-Hee Oh, Se-Ho Lee, Won-Cheol Jeong