INTERPOSER AND SEMICONDUCTOR PACKAGE WITH NOISE SUPPRESSION FEATURES
Interposer and semiconductor package embodiments provide for the isolation and suppression of electronic noise such as EM emissions in the semiconductor package. The interposer includes shield structures in various embodiments, the shield structures blocking the electrical noise from the noise source, from other electrical signals or devices. The shields include solid structures and some embodiments and decoupling capacitors in other embodiments. The coupling structures includes multiple rows of solder balls included in strips that couple the components and surround and contain the source of electrical noise.
Latest Taiwan Semiconductor Manufacturing Co., Ltd. Patents:
This application claims the benefit of U.S. Provisional Patent Application No. 61/565,353, filed Nov. 30, 2011, the contents of which are incorporated by reference as if set forth in its entirety.
TECHNICAL FIELDThis disclosure relates to semiconductor device packages and their components.
BACKGROUNDIntegrated circuits (“ICs”) are incorporated into many electronic devices. IC packaging has evolved such that multiple ICs may be vertically stacked in so-called three-dimensional (“3D”) packages in order to save horizontal area on a printed circuit board (“PCB”). An alternative packaging technique, referred to as a 2.5D package, may use an interposer, which may be formed from a semiconductor material such as silicon, for coupling one or more semiconductor die to a PCB. A plurality of IC or other semiconductor die which may be of heterogeneous technologies, may be mounted on the interposer. In addition to being joined to the plurality of IC die, the interposer is also joined to the PCB and oftentimes to a package substrate disposed between the PCB and the interposer.
Many devices on one or more of the semiconductor die may cause electrical noise and/or create electromagnetic (“EM”) interference by emitting EM emissions. RF devices and inductors are examples of devices which can create electrical noise and electromagnetic (“EM”) interference. The noisy source such as an RF transmitter or receiver generates electric noise in the form of EM emissions that can propagate through air, or electrical noise in signals carried in conductive structures such as metal leads. The EM emissions and the noisy electrical signals carried in the conductive leads, can impact various other signals and devices in the interposer, the other semiconductor die coupled to the interposer, and various components in all parts of the package. Noisy electrical signals and EM emissions therefore present serious problems in semiconductor packaging.
The present disclosure is best understood from the following detailed description when read in conjunction with the accompanying drawing. It is emphasized that, according to common practice, the various features of the drawing are not necessarily to scale. On the contrary, the dimensions of the various features may be arbitrarily expanded or reduced for clarity. Like numerals denote like features throughout the specification and drawing.
The embodiments of the disclosure provide interposer structures, package assemblies including interposers, and couplings between interposers and semiconductor die, designed to isolate electromagnetic emission and other electrical noise by shielding the electromagnetic emission and other electrical noise from other electrical signals.
Package substrate 16 is joined to PCB 8 by solder balls 18 and to interposer 2 by solder bumps 20 in the illustrated embodiment. Solder balls 24 join interposer 2 to semiconductor die 4 and 6. Solder balls are referred to broadly as such, but need not be completely “ball shaped” as in the illustrated embodiments. Solder balls are alternatively referred to as solder bumps and take on various shapes in various embodiments. Solder balls physically join the respective components together and electrically couple electronic features of the respective components together.
Solder balls 18 have a size of about 200-300 um in one embodiment and are BGA-type solder balls in one embodiment. A ball grid array (BGA) is a type of surface-mount packaging used for integrated circuits and BGA solder balls are the type and size of solder balls commonly used in BGA applications and are known in the art. Solder balls 18 are sized differently in other exemplary embodiments. Solder bumps 20 are about 50-150 um in diameter in one embodiment, but are sized differently in other exemplary embodiments. Interposer 2 may include through-silicon vias (“TSVs”) that extend essentially from first surface 10 to second surface 12, although TSV's that extend completely through interposer 2 are not shown in the illustrated embodiment. TSV 26 is exemplary and extends from solder bump 20 to an electrical lead coupled to solder bump 24. This configuration is also exemplary. The layout shown in
The various interposer embodiments described herein may be utilized in the exemplary package arrangement setting of
In one embodiment, interposer 2 includes a substrate body made of silicon. In another embodiment, interposer 2 includes a substrate body made of silicon-glass or other suitable materials commonly used in the semiconductor art. Interposer 2 includes a thickness suitable to meet the requirements of the specific packaging application intended.
EM emissions 56 are indicated by arrows that show EM emissions propagating through air and reaching semiconductor die 34. EM emissions 56 may adversely affect circuitry, signals and devices on semiconductor die 34 or other signals or features of interposer 30 or of components coupled to interposer 30. In other embodiments, semiconductor die 32 includes an electrical signal with electronic noise that is coupled to interposer 30 and travels along a conductive lead formed in interposer 30. The electrical signal with electrical noise may emanate from an RF transmitter, RF receiver, antenna, inductor or other noise generating structures.
The disclosure provides embodiments of an interposer such that the interposer and/or the coupling between the interposer and other components of the package, prevents EM emissions and electrical noise from adversely affecting other semiconductor die, i.e. the embodiments isolate the EM emissions and electrical noise, particularly for semiconductor die coupled to the same interposer. According to one embodiment illustrated in
Semiconductor the 32 includes EM emission source 55 which is shown schematically in
Referring to both
Each strip 60 includes at least two rows of solder balls joining semiconductor die 32 to interposer 30, and the rows are parallel in the exemplary embodiment of
In some embodiments, the strips 60 of solder balls surround the region including EM emission source 55 when semiconductor die 32 is joined to interposer 30.
Strips 60 each include inner row 62 of solder balls. Each strip 60 also includes at least another row of solder balls in addition to inner row 62 in one embodiment. In one embodiment, a second parallel row of solder balls consists of solder balls 64 (indicated by dashed lines in
In the illustrated embodiment of
Solder balls 58 are referred to broadly as such, but need not be completely “ball shaped” as in the illustrated embodiment. Solder balls 58 are alternatively described as solder bumps and take on various shapes in various embodiments. Solder balls 58 are formed of any of various suitable solder materials used in the packaging art. In one embodiment, solder balls 58 are round and include a diameter of about 15-30 um but various other sizes are used in other exemplary embodiments. The pitch of the solder balls along the longitudinal direction of strips 60 is 30-60 micro-inches in one embodiment, but various other pitches are used in other exemplary embodiments. In one embodiment, the solder balls of the parallel rows of solder balls are arranged along the longitudinal direction of strip 60 such that an alternating sequence of solder balls from the different rows of solder balls are present along the longitudinal direction. This is exemplary only and other arrangements are used in other exemplary embodiments.
In some embodiments, the solder balls of strips 60 are arranged such that a solder ball is present in strip 60 along all linear locations along the length of strip 60. In some embodiments, strips 60 include an arrangement of solder balls not arranged in a series of rows but such that strip 60 is populated with a solder ball at some point across strip 60, at all linear locations along its length. When semiconductor die 32 is joined to interposer 30, the region surrounding EM emission source 55 has a solder ball positioned between EM emission source 55 and each peripheral location of the region surrounding EM emission source 55, in one embodiment. In some embodiments, not illustrated, strips 60 intersect and completely surround the region including EM emission source 55.
Conductive layers 122 are formed of suitable semiconductor material such as polysilicon, in other exemplary embodiments, but are collectively referred to hereinafter simply as conductive layers 122. Conductive layers 122 are also designated “M1,” “M2,” “M3,” and “M4”. Interposer 120 is coupled to semiconductor die 126 and 128 by solder bumps 130. Solder bumps 132 couple interposer 120 to other components such as a package substrate or PCB (not shown). Through-silicon vias (“TSVs”) 136 extend completely through interposer 120 in the illustrated embodiment. In one embodiment, semiconductor die 126 is a GPS die that sends and receives RF signals and semiconductor die 128 is a baseband die, but this is intended to be exemplary only. A “Noise Source” is indicated on M1 conductive layer 122 in the illustrated embodiment indicating a noisy electrical signal carried along at least one lead within M1 conductive layer 122. The “Noise Source” lead is coupled to any of various sources of electrical noise such as may be contained in semiconductor die 126 or 128. M4 conductive layer 122 is also identified as “Signal Source” in the illustrated embodiment and represents a signal carried along a lead formed from M4 conductive layer 122 and which is desirably shielded from the electrical noise of the “Noise Source” electrical lead of M1 conductive layer 122, by a shield structure. The shield structure is formed of at least M2 conductive layer 122 and M3 conductive layer 122 such as shown in
The lateral dimension 160 of shield 162 formed of blocking segments 154, blocking segments 156 and contact structures 158 is chosen to be sufficiently large such that any noise in the form of EM emission radiation or other electrical noise would have to travel a substantial distance from conductive lead 150 and around shield 162 in order to reach conductive lead 152 and would advantageously become essentially dissipated before reaching conductive lead 152. Shield 162 prevents EM emissions such as EM emissions 164 from travelling through shield 162. In one embodiment, lateral dimension 160 extends substantially completely across the interposer. In some embodiments, lateral dimension 160 represents at least a majority of the width of the interposer that contains shield 162. In one embodiment, lateral dimension 160 is a dimension at least about fifteen to twenty times as great as a width of conductive lead 150. These are exemplary only. It should be understood that lateral dimension 160 of shield 162 is chosen in conjunction with the location of the noisy signals and the signal sources or other components desired to be shielded from noise, such that any EM emissions or other noise from the noisy source would have to travel completely around shield 162 and be substantially dissipated by the time it reaches the signal source of interest. In some embodiments, either or both of blocking segments 154 and 156 are grounded. In one embodiment, lower conductive leads 152 are formed of a lower conductive layer, blocking segments 156 and 154 are formed of intermediate conductive layers, and conductive leads 150 are formed of an upper conductive layer.
Shields 222 are formed within dielectric material 234, which is also present between conductive leads 220 and shields 222, and is disposed over a substrate body. Conductive leads 220 are signal sources, with conductive leads 242 being a source of electrical noise in one embodiment. In another embodiment, conductive leads 242 are signal sources, with conductive leads 220 being noise sources. Shields 222 substantially surround respective conductive leads 220 and shield conductive leads 220 from conductive leads 242 and vice versa. In one embodiment, layers 224, 226, 228 and 242 are successive layers of metals, other conductive materials or semiconductor materials disposed within a dielectric such as dielectric 234 in an interposer. Either or all of conductive layers 224, 226 and 228 are coupled to ground in one embodiment and serve as ground shields.
The structures shown in cross-sections in
According to one embodiment, an interposer for connecting a semiconductor die to a printed circuit board is provided. The interposer includes a body having opposed first and second surfaces. A facing surface of the semiconductor die is joined to the first surface of the interposer by at least a strip of multiple rows of solder balls that are disposed on, and extend along, the facing surface on outer portions of the semiconductor die.
According to another embodiment, a semiconductor package includes a printed circuit board; a semiconductor die; and an interposer interposed between the printed circuit board and the semiconductor die, the interposer having first and second opposed surfaces. The first surface is coupled to the printed circuit board. A facing surface of the semiconductor die is joined to the second surface of the interposer by at least a strip of parallel rows of solder balls that extend along the facing surface on outer portions of the semiconductor die.
According to another embodiment, an interposer for connecting a semiconductor die to a printed circuit board is provided. The interposer includes a body having opposed first and second surfaces and a plurality of conductive layers therein. The semiconductor die is joined to the first surface of the interposer at a first location, the first location comprising a geometric portion of the interposer that faces the semiconductor die. The interposer includes an internal electromagnetic shield in the first location, the internal electromagnetic shield being a capacitive device formed of the conductive layers.
According to another embodiment, an interposer for connecting a semiconductor die to a printed circuit board is provided. The interposer includes a body having opposed first and second surfaces; a plurality of conductive layers within the interposer, wherein one of the conductive layers includes a first metal lead and a further of the conductive layers includes a second metal lead and the first metal lead is shielded from the second metal lead by a shield including at least one interposed conductive layer of the conductive layers. The first metal lead extends along a longitudinal direction of the interposer and the shield extends continuously laterally across at least a majority of a transverse direction of the interposer between the first and second metal leads. The conductive layers are formed of metal materials or semiconductor materials.
According to another embodiment, an interposer for connecting a semiconductor die to a printed circuit board is provided. The interposer includes a substrate body; a plurality of conductive layers disposed in a dielectric material on the substrate body; a first metal lead; and a shield surrounding the first metal lead, the shield including at least one of semiconductor materials, portions of the conductive layers and further metal portions.
The preceding merely illustrates the principles of the disclosure. It will thus be appreciated that those of ordinary skill in the art will be able to devise various arrangements which, although not explicitly described or shown herein, embody the principles of the disclosure and are included within its spirit and scope. Furthermore, all examples and conditional language recited herein are principally intended expressly to be only for pedagogical purposes and to aid the reader in understanding the principles of the disclosure and the concepts contributed by the inventors to furthering the art, and are to be construed as being without limitation to such specifically recited examples and conditions. Moreover, all statements herein reciting principles, aspects, and embodiments of the disclosure, as well as specific examples thereof, are intended to encompass both structural and functional equivalents thereof. Additionally, it is intended that such equivalents include both currently known equivalents and equivalents developed in the future, i.e., any elements developed that perform the same function, regardless of structure.
This description of the exemplary embodiments is intended to be read in connection with the figures of the accompanying drawing, which are to be considered part of the entire written description. In the description, relative terms such as “lower,” “upper,” “horizontal,” “vertical,” “above,” “below,” “up,” “down,” “top” and “bottom” as well as derivatives thereof (e.g., “horizontally,” “downwardly,” “upwardly,” etc.) should be construed to refer to the orientation as then described or as shown in the drawing under discussion. These relative terms are for convenience of description and do not require that the apparatus be constructed or operated in a particular orientation. Terms concerning attachments, coupling and the like, such as “connected” and “interconnected,” refer to a relationship wherein structures are secured or attached to one another either directly or indirectly through intervening structures, as well as both movable or rigid attachments or relationships, unless expressly described otherwise.
Although the disclosure has been described in terms of exemplary embodiments, it is not limited thereto. Rather, the appended claims should be construed broadly, to include other variants and embodiments of the disclosure, which may be made by those of ordinary skill in the art without departing from the scope and range of equivalents of the disclosure.
Claims
1. An interposer for connecting a semiconductor die to a printed circuit board, said interposer comprising:
- a body having opposed first and second surfaces, wherein a facing surface of said semiconductor die is joined to said first surface of said interposer by at least a strip of multiple rows of solder balls that are disposed on, and extend along, said facing surface on outer portions of said semiconductor die,
2. The interposer as in claim 1, wherein said at least a strip comprises strips extending peripherally around a region including an EM emission source disposed on said facing surface of said semiconductor die and said rows of solder balls are parallel.
3. The interposer as in claim 2, wherein said EM emission source comprises an RF device, said RF device being at least one of an RF transmitter and an RF receiver.
4. The interposer as in claim 1, wherein said rows of solder balls include three parallel rows.
5. The interposer as in claim 1, wherein said rows of solder balls include two parallel rows and a repeating sequence of said solder balls along a longitudinal direction of said strips includes solder balls from alternating parallel rows of said two rows.
6. The interposer as in claim 1, further comprising a further semiconductor die laterally spaced from said semiconductor die and further joined to said first surface of said interposer.
7. The interposer as in claim 1, wherein each of said multiple rows of solder balls includes pairs of stacked solder balls arranged in said rows, each said pair interposed between said facing surface of said semiconductor die and said first surface of said interposer.
8. The interposer as in claim 1, wherein, at each lengthwise location along a length of said strip, at least a portion of one of said solder balls is present at a location across a width of said strip.
9. A semiconductor package comprising:
- a printed circuit board;
- a semiconductor die; and
- an interposer interposed between said printed circuit board and said semiconductor die, said interposer having first and second opposed surfaces; and
- said first surface coupled to said printed circuit board and wherein a facing surface of said semiconductor die is joined to said second surface of said interposer by at least a strip of multiple rows of solder balls that extend along said facing surface on outer portions of said semiconductor die.
10. The semiconductor package as in claim 9, wherein said multiple rows are parallel rows and further comprising a plurality of vias extending through said interposer from said first surface to said second surface and a package substrate interposed between said first surface of said interposer and said printed circuit board.
11. The semiconductor package as in claim 9, wherein said at least a strip comprises strips extending peripherally around a region of said facing surface of said semiconductor die, each said strip including two of said rows, and wherein a repeating sequence of said solder balls along a longitudinal direction of each of said strips includes solder balls from alternating rows of said two rows.
12. The semiconductor package as in claim 11, wherein said region includes an EM emission source.
13. An interposer for connecting a semiconductor die to a printed circuit board, said interposer comprising:
- a body having opposed first and second surfaces and a plurality of conductive layers therein, said semiconductor die joined to said first surface of said interposer at a first location, said first location comprising a geometric portion of said interposer that faces said semiconductor die and wherein said interposer includes an internal electromagnetic shield in said first location, said internal electromagnetic shield being a capacitive device formed of said conductive layers.
14. The interposer as in claim 13, wherein said plurality of conductive layers comprise metal layers and said capacitive device is a metal plate capacitor formed of overlying metal plates formed from said metal layers.
15. The interposer as in claim 13, wherein said plurality of conductive layers comprise metal layers and said capacitive device is a metal-insulator-metal (MIM) capacitor with electrodes formed of said metal layers.
16. The interposer as in claim 13, wherein said plurality of conductive layers includes at least one metal layer and at least one semiconductor layer and said capacitive device is a metal-oxide-semiconductor (MOS) capacitor having one capacitor plate formed of said at least one semiconductor layer and a further capacitor plate formed of said at least one metal layer.
17. The interposer as in claim 13, wherein said plurality of conductive layers comprise metal layers and said capacitive device is a metal-oxide-metal (MOM) capacitor formed of two capacitor electrodes, each including a plurality of digital leads of at least one of said metal layers.
18. The interposer as in claim 13, wherein said plurality of conductive layers comprise metal layers and said capacitive device is a metal-oxide-metal (MOM) capacitor formed of two capacitor electrodes formed of a first metal layer of said plurality of metal layers, a first of said two capacitor electrodes including a plurality of first parallel leads coupled together and a second of said two capacitor electrodes including a plurality of second parallel leads coupled together, said first parallel leads disposed alternatingly between adjacent ones of said second parallel leads.
19. The interposer as in claim 13, wherein said plurality of conductive layers comprise metal layers and said capacitive device is a metal-oxide-metal (MOM) capacitor formed of two capacitor electrodes, a first of said two capacitor electrodes formed of a first metal layer of said metal layers and including a plurality of first parallel leads coupled together and a second of said two capacitor electrodes formed of a second metal layer of said metal layers and including a plurality of second parallel leads coupled together, said first and second parallel leads disposed perpendicular to one another.
20. The interposer as in claim 13, wherein said interposer includes an electrical circuit therein and said capacitive device is a decoupling capacitor that decouples one part of said electrical circuit from another part of said electrical circuit.
21. An interposer for connecting a semiconductor die to a printed circuit board, said interposer comprising:
- a substrate body having opposed first and second surfaces;
- a plurality of conductive layers disposed in a dielectric material on said substrate body, wherein one of said conductive layers includes a first metal lead and a further of said conductive layers includes a second metal lead, wherein said first metal lead is shielded from said second metal lead by a shield including portions of at least one interposed conductive layer of said conductive layers;
- said first metal lead extending along a longitudinal direction of said interposer and said shield extending continuously laterally across at least a majority of a transverse direction of said interposer between said first and second metal leads; and
- wherein said conductive layers are formed of metal materials or semiconductor materials.
22. The interposer as in claim 21, further comprising a plurality of vias extending through said interposer from said first surface to said second surface; and wherein each said interposed conductive layer is coupled to ground.
23. The interposer as in claim 21, wherein said shield includes a plurality of said interposed conductive layers coupled together by conductive contacts or semiconductor contacts.
24. The interposer as in claim 21, wherein said shield forms a continuous member of said metal materials or semiconductor materials, and there is no dielectric path from said first metal lead to said second metal lead through said shield.
25. The interposer as in claim 21, wherein said first metal lead carries a noisy electrical signal and said second metal lead carries a further signal and said shield shields said second metal lead from electrical noise from said first metal lead.
26. The interposer as in claim 21, wherein said first metal lead is disposed above said shield and said shield includes a width at least twenty times as wide as a width of said first metal lead.
27. The interposer as in claim 21, wherein said shield is formed of at least first and second interposed conductive layers of said interposed conductive layers, each of said first and second interposed layers formed in a checkerboard pattern and overlaid such that said overlaid checkerboard patterns produce a solid uninterrupted pattern as viewed from above said plurality of conductive layers.
28. The interposer as in claim 27, wherein said first and second interposed conductive layers are coupled together such that said shield is a continuous solid body.
29. The interposer as in claim 27, wherein said first interposed conductive layer comprises metal and said second interposed conductive layer comprises polysilicon.
30. An interposer for connecting a semiconductor die to a printed circuit board, said interposer comprising:
- a substrate body;
- a plurality of conductive layers disposed in a dielectric material on said substrate body;
- a first metal lead; and
- a shield surrounding said first metal lead, said shield including at least one of semiconductor materials, portions of said conductive layers and further metal portions.
31. The interposer as in claim 30, wherein said first metal lead extends along a longitudinal direction of said interposer and is formed of an intermediate conductive layer of said plurality of conductive layers and said shield covers opposed sides and top and bottom of said first metal lead.
32. The interposer as in claim 30, further comprising a plurality of through-silicon-vias extending through said interposer and wherein said first metal lead carries an electrical signal and is a portion of an intermediate conductive layer of said plurality of conductive layers.
33. The interposer as in claim 32, wherein a lower portion of said shield is a portion of a lower conductive layer of said plurality of conductive layers, an upper portion of said shield is a portion of an upper conductive layer of said plurality of conductive layers and side portions of said shield include portions of said intermediate conductive layer.
34. The interposer as in claim 33, wherein at least one of said lower portion of said shield and said upper portion of said shield is coupled to ground.
35. The interposer as in claim 30, wherein a further of said conductive layers includes a second metal lead that is coupled to a source of electrical noise, said second metal lead disposed outside said shield.
36. The interposer as in claim 35, wherein said interposer is coupled to a semiconductor die and wherein said second metal lead is coupled to one of an RF receiver, an RF transmitter and an inductor formed on said semiconductor die.
Type: Application
Filed: Jan 30, 2012
Publication Date: May 30, 2013
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd. (Hsin-Chu)
Inventors: Feng Wei Kuo (Zhudong Township), Hui Yu Lee (Hsin-Chu City), Huan-Neng Chen (Taichung City), Yen-Jen Chen (Taipei City), Yu-Ling Lin (Taipei), Chewn-Pu Jou (Chutung)
Application Number: 13/360,958
International Classification: H01L 29/92 (20060101); H01L 23/552 (20060101); H01L 23/498 (20060101);