Laterally diffused MOS transistor having N+ source contact to N-doped substrate
Reduced source resistance is realized in a laterally diffused MOS transistor by fabricating the transistor in a P-doped epitaxial layer on an N-doped semiconductor substrate and using a trench contact for ohmically connecting the N-doped source region to the N-doped substrate.
This application is related to co-pending applications Ser. No. 10/870,753, filed Jun. 16, 2004, entitled LDMOS TRANSISTOR WITH IMPROVED GATE SHIELD, Ser. No. 10/870,012, filed Jun. 16, 2004, entitled LDMOS TRANSISTOR HAVING GATE SHIELD AND TRENCH SOURCE CAPACITOR, and Ser. No. 10/870,795, filed Jun. 16, 2004, entitled LATERALLY DIFFUSED MOS TRANSISTOR HAVING INTEGRAL SOURCE CAPACITOR AND GATE SHIELD, all of which are incorporated herein by reference for all purposes.
BACKGROUND OF THE INVENTIONThis invention relates generally to semiconductor transistors, and more particularly the invention relates to laterally diffused MOS (LDMOS) transistors.
The LDMOS transistor is used in RF/microwave power amplifiers. The device is typically fabricated in an epitaxial silicon layer (P−) on a more highly doped silicon substrate (P+). A grounded source configuration is achieved by a deep P+ sinker diffusion from the source region to the P+ substrate, which is grounded. (See, for example, U.S. Pat. No. 5,869,875.)
The source resistance of the LDMOS transistor is determined in part by the mobility of positive carriers, or holes, in the P+ substrate. The source resistance is also sensitive to the drain-source voltage (Vds) and its effects. Further, a gold backside contact to the P+ substrate can require expensive preform compounds during packaging to maintain low source resistance.
The present invention is directed to reducing or eliminating these characteristics with conventional LDMOS transistors.
SUMMARY OF THE INVENTIONIn accordance with the present invention, a LDMOS transistor is fabricated on an N-doped substrate having a P-doped epitaxial layer grown on the substrate with a buried P-doped layer in the epitaxial layer. The transistor is fabricated in the P-doped epitaxial layer.
A source contact is provided through the epitaxial layer and buried layer to the N-doped substrate. The contact also ohmically engages a P-doped channel region and a P+ sinker, if present. Thus, the electrical carriers are now electrons in the N-doped substrate rather than holes in a P-doped substrate. Since electrons have higher mobility in a semiconductor than do holes, the source resistance is reduced. Further, a gold backside contact to the N-doped substrate is readily made without the need for preform compounds. Additionally, the drain extension region (the epitaxial layer and P buried layer) allows electrical junction isolation of the drain from the body and source contact.
The invention and objects and features thereof will be more readily apparent when the following detailed description and appended claims when taken with the drawings.
Source contact 26 ohmically contacts N-doped source region 14 and an extension of P− doped channel region 20 and ohmically contacts P+ substrate 10 through a P+ doped sinker 32 which extends through P-doped epitaxial layer 12 to P+ substrate 10. A source contact can be provided for the transistor on the backside of substrate 10. P+ sinker 32 is not needed in a low power application but helps prevent a depletion region from the drain the sinker can be formed by out diffusion from the trench contact.
It is desirable to have the source resistance as low as possible. As noted above, source resistance of the LDMOS transistor is determined in part by the mobility of positive carriers, or holes, in P+ substrate 10. The source resistance is also sensitive to the drain-source voltage (Vds) and its effects. Further, a metal such as a gold backside contact to P+ substrate 10 can require expensive preform compounds during packaging to maintain low source resistance.
Fabrication of the N+ source trench contact to the underlying N+ substrate is readily implemented using conventional semiconductor processing.
In
In
Photoresist mask 70 is removed as shown if
The use of an N+ substrate in the LDMOS structure provides advantages in reducing source contact resistance as described above. While the invention has been described with reference to a specific embodiment, the description is illustrative of the invention, and is not to be construed to be as limiting of the invention. Various modifications and applications may occur to those skilled in the art without departing from the true spirit and scope of the invention as defined by the appended claims.
Claims
1. A LDMOS transistor comprising:
- a) a an N-doped substrate,;
- b) a P-doped epitaxial layer on the N-doped substrate with a P+ doped buried layer in the epitaxial layer,;
- c) a gate electrode on a dielectric layer on the surface of the P-doped epitaxial layer and over a P-doped channel region in the P-doped epitaxial layer,;
- d) a an N-doped drain region in the P-doped epitaxial layer extending from one side of the gate electrode,;
- e) a an N-doped source region in the P-doped epitaxial layer extending from an opposing side of the gate electrode,; and
- f) a source contact extending through the P-doped epitaxial layer and the P+ buried layer into the N-doped substrate and connecting the N-doped source region to the N-doped substrate.
2. The LDMOS transistor as defined by of claim 1, wherein the source contact electrically contacts the N-doped source region and the P-doped channel region.
3. The LDMOS transistor as defined by of claim 2 and, further including a backside source contact on a surface of the N-doped substrate.
4. The LDMOS transistor as defined by of claim 3, wherein the source contact is formed in a groove extending from the surface of the P-doped epitaxial layer through the P-doped epitaxial layer and the P+ doped buried layer to the N-doped substrate, and includes a metal silicide layer formed on the surface of the groove and a filler metal filling the groove.
5. The LDMOS transistor as defined by of claim 4, wherein the filler metal comprises gold.
6. The LDMOS transistor as defined by of claim 5, wherein the metal silicide comprises a refractory metal silicide.
7. The LDMOS transistor as defined by of claim 6 and, further including a gate shield overlying a portion of the gate electrode facing the N-doped drain region.
8. The LDMOS transistor as defined by of claim 7, wherein the gate shield is electrically connected to the source contact.
9. The LDMOS transistor as defined by of claim 8, wherein the gate electrode is electrically connected to the source contact by conductive ribs overlying the gate contact.
10. The LDMOS transistor as defined by of claim 9 and, further including a drain contact to the N-doped drain region.
11. The LDMOS transistor as defined by of claim 10, wherein the N-doped drain region includes a lightly-doped drain region extending from a more heavily doped drain region to the channel region, the drain contact engaging the more heavily doped drain region.
12. The LDMOS transistor as defined by of claim 4 and, further including a gate shield overlying a portion of the gate electrode facing the N-doped drain region.
13. The LDMOS transistor as defined by of claim 12, wherein the gate shield is electrically connected to the source contact.
14. The LDMOS transistor as defined by of claim 13 and, further including a drain contact to the N-doped drain region.
15. The LDMOS transistor as defined by of claim 14, wherein the N-doped drain region includes a lightly doped drain region extending from a more heavily doped drain region to the channel region, the drain contact engaging the more heavily doped drain region.
16. A transistor structure comprising:
- a) a an N-doped semiconductor substrate,;
- b) a P-doped epitaxial semiconductor layer formed on the substrate, the layer including a buried P-doped layer and having a surface,;
- c) a source region and a drain region formed in the epitaxial layer with a channel region there between,;
- d) a gate electrode formed on an insulator above the channel region,; and
- e) a source contact extending from the surface of the epitaxial layer through the epitaxial layer to the N-doped semiconductor substrate, the source contact including a trench through the epitaxial layer filled with conductive material.
17. The transistor structure as defined by of claim 16, wherein the semiconductor substrate is grounded during device operation, the source contact extending ground to the source region.
18. The semiconductor structure as defined by of claim 16, wherein the transistor comprises a laterally diffused MOS transistor.
19. The transistor device as defined by structure of claim 18, wherein the drain region includes a heavily doped region and a lighter doped drift region extending to the channel region.
20. The transistor structure as defined by of claim 19, wherein the insulator under the gate electrode extends over the drift region.
21. The transistor structure as defined by of claim 16, wherein the conductive material is selected from the group consisting of polysilicon, a refractory metal, and a refractory metal silicide.
22. The transistor structure as defined by of claim 21, wherein said the gate electrode comprises doped polysilicon.
23. A device, comprising:
- a doped substrate;
- a doped epitaxial layer over the doped substrate, wherein the doped epitaxial layer includes a doped buried layer;
- a doped source region in the doped epitaxial layer; and
- a source contact, wherein the source contact extends through the doped epitaxial layer into the doped substrate and connects the doped source region to the doped substrate.
24. The device of claim 23, wherein the source contact comprises a trench through the doped epitaxial layer.
25. The device of claim 24, wherein the trench is filled with conductive material.
26. The device of claim 23, wherein:
- the doped substrate is an N-doped substrate;
- the doped epitaxial layer is a P-doped epitaxial layer; and
- the doped source region is an N-doped source region.
27. The device of claim 26, wherein the doped buried layer is a P-doped buried layer.
28. The device of claim 23, wherein the doped buried layer is between the doped substrate and the doped epitaxial layer.
29. The device of claim 23, wherein the source contact extends through the doped buried layer.
5485027 | January 16, 1996 | Williams et al. |
5869875 | February 9, 1999 | Herbert |
6002154 | December 14, 1999 | Fujita |
6831332 | December 14, 2004 | D'Anna et al. |
6864533 | March 8, 2005 | Yasuhara et al. |
6890804 | May 10, 2005 | Shibib et al. |
7087959 | August 8, 2006 | Shibib et al. |
7119399 | October 10, 2006 | Ma et al. |
7132325 | November 7, 2006 | Abadeer et al. |
7518169 | April 14, 2009 | Taddiken |
20050112808 | May 26, 2005 | Shibib et al. |
20050280087 | December 22, 2005 | Babcock et al. |
20070034944 | February 15, 2007 | Xu et al. |
20080023785 | January 31, 2008 | Hebert |
20080197411 | August 21, 2008 | Korec et al. |
Type: Grant
Filed: Jun 13, 2008
Date of Patent: May 31, 2011
Assignee: Rovec Acquisitions Ltd., LLC (Wilmington, DE)
Inventors: Jeff Babcock (Santa Clara, CA), Johan Agus Darmawan (Cupertino, CA), John Mason (Sunnyvale, CA)
Primary Examiner: Nathan W Ha
Attorney: Sterne, Kessler, Goldstein & Fox P.L.L.C.
Application Number: 12/139,020
International Classification: H01L 29/76 (20060101);