Light Responsive Or Combined With Light Responsive Device Patents (Class 257/290)
  • Publication number: 20090027371
    Abstract: A photo detector is disclosed. The photo detector includes a substrate, a first patterned semiconductor layer with a first state, a dielectric layer, a patterned conductive layer, an inter-layer dielectric, a second patterned semiconductor layer with a second state, two first electrodes disposed on the inter-layer dielectric and two second electrodes disposed on portions of the second semiconductor layer. The first patterned semiconductor layer having a first doping region and a second doping region is disposed on a transistor region of the substrate. The dielectric layer is disposed to cover the substrate and the first semiconductor layer, the patterned conductive layer is disposed on the dielectric layer, and the inter-layer dielectric having at least two openings adapted to expose the first doping region and the second doping region is disposed to cover the dielectric layer.
    Type: Application
    Filed: November 21, 2007
    Publication date: January 29, 2009
    Inventors: Yu-Min Lin, Hsin-Li Chen, Feng-Yuan Gan
  • Patent number: 7482628
    Abstract: An array substrate for an LCD device includes a first TFT including a first semiconductor layer, a first gate electrode, wherein the first gate electrode is directly over the first semiconductor layer; a first protrusion extending from the first gate electrode along an edge of the first semiconductor layer; a second TFT including a second semiconductor layer, a second gate electrode, wherein the second gate electrode is directly over the second semiconductor layer; a second protrusion extending from the second gate electrode along an edge of the second semiconductor layer; a third TFT connected to crossed data and gate lines including a third semiconductor layer, a third gate electrode, wherein the third gate electrode is directly over the third semiconductor layer; a third protrusion extending from the third gate electrode along an edge of the third semiconductor layer; and a pixel electrode.
    Type: Grant
    Filed: June 9, 2006
    Date of Patent: January 27, 2009
    Assignee: LG Display Co., Ltd.
    Inventors: Su Hyuk Kang, Dai Yun Lee, Yong In Park, Young Joo Kim
  • Publication number: 20090001256
    Abstract: It is an object to provide a photoelectric conversion device which can solve the problem of leakage current or noise caused when the photoelectric conversion device is connected to an external circuit by amplifying the current flows through the photoelectric conversion element, and which can widen dynamic range of the output voltage which is obtained in accordance with the current flowing through the photoelectric conversion element. The photoelectric conversion device includes a voltage detection circuit, and a photoelectric conversion circuit including a photoelectric conversion element, a current mirror circuit, and a field effect transistor. The current mirror circuit is a circuit which amplifies and outputs a photocurrent generated at the photoelectric conversion element. The voltage detection circuit is connected to the gate terminal of the field effect transistor so as to detect generated voltage.
    Type: Application
    Filed: June 18, 2008
    Publication date: January 1, 2009
    Applicant: SEMICONDUCTOR ENERGY LABORATORY CO., LTD.
    Inventors: Makoto YANAGISAWA, Jun KOYAMA
  • Patent number: 7470946
    Abstract: A triple-junction complimentary metal-oxide-semiconductor (CMOS) filterless color imager cell is provided. The imager cell is made from a bulk silicon (Si) substrate. A photodiode set including a first, second, and third photodiode are formed as a triple-junction structure in the Si substrate. A transistor set is connected to the photodiode set, and detects an independent output signal for each photodiode. Typically, the transistor set is formed in the top surface of the substrate. For example, the Si substrate may be a p-doped Si substrate, and the photodiode triple-junction structure includes the first photodiode forming a pn junction from an n+-doped region at the Si substrate top surface, to an underlying p-doped region. The second photodiode forms a pn junction from the p-doped region to an underlying n-well, and the third photodiode forms a pn junction from the n-well to the underlying p-doped Si substrate.
    Type: Grant
    Filed: October 13, 2006
    Date of Patent: December 30, 2008
    Assignee: Sharp Laboratories of America, Inc.
    Inventors: Sheng Teng Hsu, Jong-Jan Lee
  • Patent number: 7470945
    Abstract: A CMOS image sensor is described, based on a substrate and including a transfer transistor, a reset transistor, a source follower transistor, a select transistor, a photodiode and a floating node structure. The substrate includes a floating node area between the transfer transistor and the reset transistor. The floating node structure includes a P-well in the substrate within the floating node area, an N-well in the substrate outside of the floating node region, a lightly N-doped region having a portion in the P-well and another portion connected with the N-well, a heavily N-doped region in the N-well, and a contact plug for coupling the heavily N-doped region to the source follower transistor.
    Type: Grant
    Filed: December 1, 2006
    Date of Patent: December 30, 2008
    Assignee: United Microelectronics Corp.
    Inventor: Ching-Hung Kao
  • Publication number: 20080308851
    Abstract: A semiconductor device, particularly, a photoelectric conversion element having a semiconductor layer is demonstrated. The photoelectric conversion element of the present invention comprises, over a substrate, a photoelectric conversion layer and first and second electrodes which are electrically connected to the photoelectric conversion layer. The photoelectric conversion element further comprises a wiring board over which a third and fourth electrodes are provided. The characteristic point of the present invention is that a bonding layer, which readily forms an alloy with a conductive material, is formed over the first and second electrodes. This bonding layer improves the bonding strength between the first and third electrodes and the second and fourth electrode, which contributes to the prevention of the connection defect between the substrate and the wiring board and consequentially to high reliability of the photoelectric conversion element.
    Type: Application
    Filed: March 27, 2008
    Publication date: December 18, 2008
    Applicant: Semiconductor Energy Laboratory Co., Ltd.
    Inventors: Naoto Kusumoto, Kazuo Nishi, Yuusuke Sugawara
  • Patent number: 7459726
    Abstract: A semiconductor device which has a high performance integrated circuit formed of an inexpensive glass substrate and capable of processing a large amount of information and operating at higher data rates. The semiconductor device includes semiconductor elements stacked by transferring a semiconductor element formed on a different substrate. A resin film is formed between the stacked semiconductor elements and a metal oxide film is partially formed between the stacked semiconductor elements as well. A first electric signal is converted to an optical signal in a light emitting element electrically connected to one of the stacked semiconductor elements. Meanwhile, the optical signal is converted to a second electric signal in a light receiving element electrically connected to another one of the stacked semiconductor elements.
    Type: Grant
    Filed: February 11, 2004
    Date of Patent: December 2, 2008
    Assignee: Semiconductor Energy Laboratory Co., Ltd.
    Inventors: Kiyoshi Kato, Toru Takayama, Junya Maruyama, Yuugo Goto, Yumiko Ohno
  • Publication number: 20080290381
    Abstract: A conductive shield plane electrically isolating the photodiode regions from metal interconnect lines in an imager sensor device.
    Type: Application
    Filed: May 24, 2007
    Publication date: November 27, 2008
    Inventors: Ray Alan Mentzer, Brian Misek
  • Publication number: 20080277693
    Abstract: An imager element, device and imaging system image sensor pixel. The image sensor pixel includes a collection region, a floating diffusion region, and a transfer transistor having a recessed gate. The recessed gate is configured to couple the collection region to the floating diffusion region so that collected charge is transferred during activation. The recessed gate has an effective gate length greater than the physical gate length.
    Type: Application
    Filed: May 10, 2007
    Publication date: November 13, 2008
    Applicant: MICRON TECHNOLOGY, INC.
    Inventors: Richard A. Mauritzson, Inna Patrick
  • Publication number: 20080272413
    Abstract: In order to detect light with in particular a high blue component, the inversion zone and the space charge zone of a CMOS-like structure are used. In conjunction with an at least partly transparent gate electrode, in particular a transparent conductive oxide or a patterned gate electrode, it becomes possible to absorb the short-wave component of incident light within the inversion zone and to reliably conduct away the generated charge carrier pairs to first and second contacts. During operation, a control voltage is applied to the gate electrode with a magnitude that generates a continuous inversion zone below the optionally patterned gate electrode.
    Type: Application
    Filed: January 26, 2006
    Publication date: November 6, 2008
    Inventors: Hubert Enichlmair, Jochen Kraft, Georg Rohrer
  • Patent number: 7445947
    Abstract: After electrode pads 20 formed on a silicon substrate 1 and an electrode 21 to be connected thereto are exposed, a photoelectric conversion layer 12 is formed via a first mask 23 which covers exposed surfaces of the electrode pads 20 and the electrode 21. Then, a second electrode 13 is formed on a third electrode via a second mask 26 in which an opening is formed. This establishes a connection between the second electrode 13 and the electrode pads 20.
    Type: Grant
    Filed: February 23, 2007
    Date of Patent: November 4, 2008
    Assignee: FUJIFILM Corporation
    Inventor: Masafumi Inuiya
  • Patent number: 7442972
    Abstract: A semiconductor device is disclosed.
    Type: Grant
    Filed: March 2, 2006
    Date of Patent: October 28, 2008
    Assignee: Texas Instruments Incorporated
    Inventor: Yoichi Okumura
  • Patent number: 7439479
    Abstract: The invention, in various exemplary embodiments, incorporates a photonic crystal filter into an image sensor. The photonic crystal filter comprises a substrate and a plurality of pillars forming a photonic crystal structure over the substrate. The pillars are spaced apart from each other. Each pillar has a height and a horizontal cross sectional shape. A material with a different dielectric constant than the pillars is provided within the spacing between the pillars. The photonic crystal filter is configured to selectively permit particular wavelengths of electromagnetic radiation to pass through.
    Type: Grant
    Filed: April 24, 2006
    Date of Patent: October 21, 2008
    Assignee: Micron Technology, Inc.
    Inventor: Chandra Mouli
  • Publication number: 20080246063
    Abstract: The present disclosure provides an image sensor semiconductor device. The semiconductor device includes a semiconductor substrate; a first epitaxy semiconductor layer disposed on the semiconductor substrate and having a first type of dopant and a first doping concentration; a second epitaxy semiconductor layer disposed over the first epitaxy semiconductor layer and having the first type of dopant and a second doping concentration less than the first doping concentration; and an image sensor on the second epitaxy semiconductor layer.
    Type: Application
    Filed: May 22, 2007
    Publication date: October 9, 2008
    Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
    Inventors: Jen-Cheng Liu, Dun-Nian Yaung, Jyh-Ming Hung, Wen-De Wang, Chun-Chieh Chuang
  • Patent number: 7432543
    Abstract: An active pixel using a pinned photodiode with a pinning layer formed from indium is disclosed. The pixel comprises a photodiode formed in a semiconductor substrate. The photodiode is an N? region formed within a P-type region. A pinning layer formed from indium is then formed at the surface of the N? region. Further, the pixel includes a transfer transistor formed between the photodiode and a floating node and selectively operative to transfer a signal from the photodiode to the floating node. Finally, the pixel includes an amplification transistor controlled by the floating node.
    Type: Grant
    Filed: December 3, 2004
    Date of Patent: October 7, 2008
    Assignee: OmniVision Technologies, Inc.
    Inventor: Howard E. Rhodes
  • Publication number: 20080237665
    Abstract: The present invention relates to a semiconductor device which includes a photoelectric conversion layer; an amplifier circuit amplifying an output current of the photoelectric conversion layer and including two thin film transistors; a first terminal supplying a high-potential power supply voltage; a second terminal supplying a low-potential power supply voltage; an electrode electrically connecting the two thin film transistors and the photoelectric conversion layer; a first wiring electrically connecting the first terminal and a first thin film transistor which is one of the two thin film transistors; and a second wiring electrically connecting the second terminal and a second thin film transistor which is the other of the two thin film transistors. In the semiconductor device, the value of voltage drop of the first wiring and the second wiring are increased by bending the first wiring and the second wiring.
    Type: Application
    Filed: March 10, 2008
    Publication date: October 2, 2008
    Applicant: Semiconductor Energy Laboratory Co., Ltd.
    Inventor: Hideaki Shishido
  • Publication number: 20080237664
    Abstract: Provided are a semiconductor device and a method of driving the semiconductor device. The semiconductor device includes an optical reaction transistor. The optical reaction transistor includes a semiconductor substrate, a tunnel insulation layer formed on the semiconductor substrate, an optical reaction layer formed on the tunnel insulation layer, a blocking insulation layer formed on the optical reaction layer, and a gate electrode formed on the blocking insulation layer.
    Type: Application
    Filed: October 2, 2007
    Publication date: October 2, 2008
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Kyong-Hee JOO, In-Seok YEO, Chang-Rok MOON
  • Publication number: 20080237666
    Abstract: There is provided a solid-state imaging element having a light receiving part generating charges by light irradiation, and a source/drain region of a transistor, both formed in a semiconductor layer. The solid-state imaging element includes a non-silicided region including the light receiving part, in which surfaces of the source/drain region and a gate electrode of the transistor are not silicided; and a silicided region in which the surfaces of the source/drain region and the gate electrode of the transistor are silicided. The non-silicided region has a sidewall formed on a side surface of the gate electrode of the transistor, a hydrogen supply film formed to cover the semiconductor layer, the gate electrode, and the sidewall, and a salicide block film formed on the hydrogen supply film to prevent silicidation. The silicided region has a sidewall formed on the side surface of the gate electrode of the transistor.
    Type: Application
    Filed: March 24, 2008
    Publication date: October 2, 2008
    Applicant: Sony Corporation
    Inventors: Hideo Kido, Kazuichiro Itonaga, Kai Yoshitsugu, Kenichi Chiba
  • Patent number: 7425734
    Abstract: An improved transistor array for a display or sensor device is described. The display or sensor device includes a plurality of pixels. Each pixel includes a width and a length. Each pixel is addressed by a transistor. The transistor addressing each pixel has a channel with a channel width. Each channel width is greater than the width or length of the pixel being addressed. By fabricating transistors with extremely long channel widths, lower mobility semiconductor materials can easily be used to fabricate the display device.
    Type: Grant
    Filed: July 25, 2005
    Date of Patent: September 16, 2008
    Assignee: Palo Alto Research Center Incorporated
    Inventors: William S. Wong, Jeng Ping Lu, Alberto Salleo, Michael L. Chabinyc, Raj B. Apte, Robert A. Street
  • Publication number: 20080217666
    Abstract: A floating node structure of a CMOS image sensor disposed in a floating node region defined by an isolation structure of a substrate is described. The floating node structure comprises an n-doped region within the floating node region, a p-well surrounding the periphery and the bottom of the n-doped region in the substrate within the folating node region, a surface passivation layer disposed at least on the surface of the p-well, and a contact plug coupling the n-doped region to a source follower transistor of the CMOS image sensor.
    Type: Application
    Filed: March 7, 2007
    Publication date: September 11, 2008
    Applicant: UNITED MICROELECTRONICS CORP.
    Inventor: Ching-Hung Kao
  • Patent number: 7423305
    Abstract: A solid-state image sensing device includes a plurality of pixels. Each pixel has a photodiode, a first transistor, and a second transistor. The photodiode is constituted by a first-conductivity-type semiconductor region and a second-conductivity-type semiconductor region. The first and second conductivity types are opposite to each other. The first transistor has a first-conductivity-type drain region formed in the second-conductivity-type semiconductor region to transfer signal charge to the drain region. The second transistor has a source region and a drain region which are formed in the second-conductivity-type semiconductor region and which have the first conductivity type. At least one second-conductivity-type potential barrier is provided under the drain region of the first transistor and the source region and/or the drain region of the second transistor.
    Type: Grant
    Filed: December 27, 2005
    Date of Patent: September 9, 2008
    Assignee: Canon Kabushiki Kaisha
    Inventors: Mahito Shinohara, Shunsuke Inoue
  • Publication number: 20080203450
    Abstract: A photoelectric conversion apparatus includes: a first interlayer insulation film disposed on a semiconductor substrate; a first plug disposed in a first hole in the first interlayer insulation film, and serving to electrically connect between a plurality of active regions disposed in the semiconductor substrate, between gate electrodes of a plurality of MOS transistors, or between the active region and the gate electrode of the MOS transistor, not through the wiring of the wiring layer; and a second plug disposed in a second hole in the first interlayer insulation film, the second plug being electrically connected to the active region, wherein a wiring arranged over the second plug and closest to the second plug is electrically connected to the second plug, and the wiring electrically connected to the second plug forms a portion of dual damascene structure. By such a structure, incidence efficiency of light onto a photoelectric conversion element can be improved.
    Type: Application
    Filed: February 6, 2008
    Publication date: August 28, 2008
    Applicant: CANON KABUSHIKI KAISHA
    Inventors: Hiroaki Naruse, Takashi Okagawa, Ryuichi Mishima, Nobuhiko Sato, Hiroshi Yuzurihara
  • Patent number: 7417272
    Abstract: Embodiments of the invention provide an image sensor having an improved dynamic range. A pixel cell comprises at least one transistor structure. The transistor structure comprises at least one semiconductor channel region, at least one gate for controlling the channel region, and first and second leads respectively coupled to a source region on one side of the at least one channel region and a drain region on an opposite side of the at least one channel region. The transistor structure has at least two threshold voltages associated with the at least one channel region, and an I-V characteristic of the transistor structure is determined at least in part by the threshold voltages.
    Type: Grant
    Filed: October 20, 2006
    Date of Patent: August 26, 2008
    Assignee: Micron Technology, Inc.
    Inventor: Chandra Mouli
  • Patent number: 7417254
    Abstract: The invention discloses a switching devise for a pixel electrode of display devise and methods for fabricating the same. A gate is formed on a portion of a substrate. A semiconductor layer is formed on the gate. A source and a drain are formed on a portion of the semiconductor layer. A low-k (low dielectric constant) materia layer, such as a layer of a-SiC:H or a-SiCN:H, is formed between the gate and the semiconductor layer and/or on the source/ drain.
    Type: Grant
    Filed: January 27, 2006
    Date of Patent: August 26, 2008
    Assignee: AU Optronics Corp.
    Inventors: Kuo-Lung Fang, Wen-Ching Tsai, Han-Tu Lin
  • Publication number: 20080197385
    Abstract: An insulated gate field effect transistor, a solid-state image pickup device using the same, and manufacturing methods thereof that suppress occurrence of a shutter step and suppress occurrence of punch-through and injection. An insulated gate field effect transistor having a gate electrode on a semiconductor substrate with a gate insulating film interposed between the semiconductor substrate and the gate electrode, and having a source region and a drain region formed in the semiconductor substrate on both sides of the gate electrode, the insulated gate field effect transistor including: a first diffusion layer of a P type formed in the semiconductor substrate at a position deeper than the source region and the drain region; and a second diffusion layer of the P type having a higher concentration than the first diffusion layer and formed in the semiconductor substrate at a position deeper than the first diffusion layer.
    Type: Application
    Filed: April 25, 2008
    Publication date: August 21, 2008
    Applicant: SONY CORPORATION
    Inventor: Hiroyuki Yoshida
  • Publication number: 20080191249
    Abstract: A method and system for improving planarization and uniformity of dielectric layers for providing improved optical efficiency in CCD and CMOS image sensor devices. In various embodiments, a dielectric planarization method for achieving better optical efficiency includes first depositing a first dielectric having an optically transparent property on and around a metal pattern. Optical sensors are formed in or on the substrate in areas between metal features. The metal pattern protects a sensor situated therebetween and thereunder from electromagnetic radiation. After the first dielectric layer is polished using CMP, a slanted or inclined surface is produced but this non-uniformity is eliminated using further planarization processes that produce a uniform total dielectric thickness for the proper functioning of the sensor.
    Type: Application
    Filed: February 8, 2007
    Publication date: August 14, 2008
    Inventors: Yeou-Lang Hsieh, Chin-Min Lin, Jiann-Jong Wang
  • Patent number: 7411234
    Abstract: A CMOS image sensor and a manufacturing method are disclosed. The gates of the transistors are formed in the active region of the unit pixel, and a diffusion region for the photo diode is defined by an ion implantation of impurities to the semiconductor substrate. The patterns of the photoresist that are the masking layer against ion implantation are formed on the semiconductor substrate in such a manner that they have the boundary portion of the isolation layer so as not to make the boundary of the defined photo diode contact with the boundary of the isolation layer. Damages by an ion implantation of impurities at the boundary portion between the diffusion region for the photo diode and the isolation layer are prevented, which reduces dark current of the COMS image sensor.
    Type: Grant
    Filed: December 30, 2003
    Date of Patent: August 12, 2008
    Assignee: Dongbu Electronics Co., Ltd.
    Inventor: Chang Hun Han
  • Patent number: 7408207
    Abstract: A device manufacturing method, including: a first process for providing the plural elements on the original substrate via a separation layer in a condition where terminal sections are exposed to a surface on an opposite side to the separation layer; a second process for adhering the surface where the terminal sections of the elements to be transferred on the original substrate are exposed, via conductive adhesive, to a surface of the final substrate on a side where conductive sections for conducting with the terminal sections of the elements are provided; a third process for producing exfoliation in the separation layer between the original substrate and the final substrate; and a fourth process for separating the original substrate from which the transfer of elements has been completed, from the final substrate.
    Type: Grant
    Filed: August 17, 2005
    Date of Patent: August 5, 2008
    Assignee: Seiko Epson Corporation
    Inventors: Takashi Hashimoto, Atshushi Takakuwa, Tomoyuki Kamakura, Sumio Utsunomiya
  • Patent number: 7400004
    Abstract: Regions of an integrated circuit are isolated by a structure that includes at least one isolating trench on the periphery of an active area. The trench is deep, extending at least about 0.5 ?m into the substrate. The isolating structure prevents photons and electrons originating in peripheral circuitry from reaching the active area. Where the substrate has a heavily-doped lower layer and an upper layer on it, the trench can extend through the upper layer to the lower layer. A thermal oxide can be grown on the trench walls. A liner can also be deposited on the sidewalls of each trench. A fill material having a high-extinction coefficient is then deposited over the liner. The liner can also be light absorbent so that both the liner and fill material block photons.
    Type: Grant
    Filed: May 10, 2006
    Date of Patent: July 15, 2008
    Assignee: Micron Technology, Inc.
    Inventors: Bryan G. Cole, Troy Sorensen
  • Patent number: 7397067
    Abstract: Some embodiments provide a microdisplay integrated circuit (IC), a substantially transparent protective cover coupled to the microdisplay IC, and a base coupled to the microdisplay IC. Thermal expansion characteristics of the base may be substantially similar to thermal expansion characteristics of the protective cover. According to some embodiments, at least one set of imaging elements is fabricated on an upper surface of a semiconductor substrate, and a base is affixed to a lower surface of the semiconductor substrate to generate substantially negligible mechanical stress between the semiconductor substrate and the base.
    Type: Grant
    Filed: December 31, 2003
    Date of Patent: July 8, 2008
    Assignee: Intel Corporation
    Inventors: Michael O'Connor, Thomas W. Springett, Paul C. Ward-Dolkas
  • Patent number: 7397076
    Abstract: Disclosed are a CMOS image sensor and a fabrication method thereof, which is adequate to reduce dark current. The CMOS image sensor comprises a device isolation region and an active region, which are formed on a semiconductor substrate; a photocharge generating portion formed on the active region for absorbing light externally and generating and accumulating charges; a transistor portion including at least one transistor for processing the charges accumulated in the photocharge generating portion; and a control terminal for preventing dark current from being introduced into the photocharge generating portion, and ejecting the dark current after temporally storing the dark current. The control terminal is operated to store the dark current for an integration time when a photodiode as the photocharge generating portion receives light, and eject the stored dark current by being grounded when the reset transistor is turned on.
    Type: Grant
    Filed: October 22, 2004
    Date of Patent: July 8, 2008
    Assignee: Dongbu Electronics Co., Ltd.
    Inventor: Hoon Jang
  • Publication number: 20080157134
    Abstract: A CMOS image sensor and method the same are disclosed. The method comprises forming an insulating interlayer including a plurality of photodiodes on a semiconductor substrate, forming a plurality of metal lines within the insulating interlayer, sequentially forming an oxide layer and a passivation layer on the insulating interlayer, forming a TEOS layer on the passivation layer, forming a planarization layer on a portion of the TEOS layer, and forming a microlens on the planarization layer.
    Type: Application
    Filed: November 30, 2007
    Publication date: July 3, 2008
    Applicant: DONGBU HITEK CO., LTD.
    Inventor: Chang Eun LEE
  • Publication number: 20080157135
    Abstract: A CMOS image sensor and a method of manufacturing thereof is capable of preventing a feed-through phenomenon. A CMOS image sensor includes a reset transistor which may include an epi-layer formed over a semiconductor substrate. The reset transistor also includes a channel layer formed over the epi-layer to form a channel. A trap area may be formed in a central portion of the reset transistor. A gate electrode may be formed over the epi-layer with a gate insulating film interposed therebetween. A gate spacer may be formed over both sidewalls of the gate electrode. A diffusion area may be formed at both sides of the gate spacer.
    Type: Application
    Filed: December 21, 2007
    Publication date: July 3, 2008
    Inventor: Keun-Hyuk Lim
  • Publication number: 20080157136
    Abstract: A photosensor includes a semiconductor thin film for photoelectric conversion having a first side portion and a second side portion. A source electrode extends in the longitudinal direction of the semiconductor thin film and has a side edge portion that overlaps the first side portion of the semiconductor thin film, and a drain electrode extends in the longitudinal direction and has a side edge portion that overlaps the second side portion of the semiconductor thin film. At least one of the side edge portions of the source and drain electrodes has protruding portions which are arranged along the longitudinal direction and which overlap the semiconductor thin film, and notched portions formed between the protruding portions. An ohmic contact layer is formed between the semiconductor thin film and the protruding portions of the at least one of the side edge portions of the source and drain electrodes.
    Type: Application
    Filed: December 20, 2007
    Publication date: July 3, 2008
    Applicant: Casio Computer Co., Ltd.
    Inventors: Hiroshi Matsumoto, Ikuhiro Yamaguchi, Hirokazu Kobayashi
  • Publication number: 20080157133
    Abstract: A semiconductor device and a fabricating method thereof are provided. A first device having a photodiode cell can be disposed adjacent to a second device having a transistor, and a connection electrode can electrically connect the first device and the second device.
    Type: Application
    Filed: October 24, 2007
    Publication date: July 3, 2008
    Inventor: JAE WON HAN
  • Publication number: 20080149973
    Abstract: A method for manufacturing a semiconductor device is provided. The method includes: forming a gate insulating layer on a semiconductor substrate having an isolation layer formed therein, forming a gate electrode on the gate insulating, implanting low-concentration impurity ions on the semiconductor substrate at a first side of the gate electrode to form a lightly doped drain (LDD) region, forming a low-concentration impurity region on the semiconductor substrate at a second side of the gate electrode, implanting impurities into the low-concentration impurity region to form a photodiode, and forming micro pits on a top surface of the photodiode using a wet etching process.
    Type: Application
    Filed: December 20, 2007
    Publication date: June 26, 2008
    Inventor: Jea Hee Kim
  • Publication number: 20080135895
    Abstract: A method and apparatus to operate a pixel circuit within an active pixel image sensor in a common gate amplifier mode.
    Type: Application
    Filed: January 31, 2008
    Publication date: June 12, 2008
    Inventors: Hae-Seung Lee, Keith G. Fife
  • Patent number: 7385166
    Abstract: A circuit and method for reducing kTC noise in CMOS imagers while minimizing power dissipation is disclosed. Correlated double sampling (CDS) is performed within each pixel such that the reset voltage and the integration voltage are sampled and stored within the pixel until the voltages are forwarded to a differential amplifier for subtraction.
    Type: Grant
    Filed: October 30, 2003
    Date of Patent: June 10, 2008
    Assignee: Micron Technology, Inc.
    Inventor: Eric R. Fossum
  • Patent number: 7382009
    Abstract: To provide an amplification type solid state image pickup device enabling lower noise, higher gain, and higher sensitivity than any conventional amplification type solid state image pickup device.
    Type: Grant
    Filed: July 29, 2004
    Date of Patent: June 3, 2008
    Assignee: Canon Kabushiki Kaisha
    Inventor: Mahito Shinohara
  • Patent number: 7378695
    Abstract: A solid-state image pickup device is provided in which a pixel forming region 4 and a peripheral circuit forming region 20 are formed on the same semiconductor substrate, a first element isolation portion is formed by an element isolation layer 21 in which an insulating layer is buried into a semiconductor substrate 10 in the peripheral circuit forming region 20, a second element isolation portion is composed of an element isolation region 11 formed within the semiconductor substrate 10 and an element isolation layer 12 projected in the upper direction from the semiconductor substrate 10 in the pixel forming region 4 and an element isolation layer 21 of the first element isolation portion and the element isolation layer 12 of the second element isolation portion contain the same insulating layers 17, 18 and 19. This solid-state image pickup device has a structure capable of suppressing a noise relative to a pixel signal and which can be microminiaturized in the peripheral circuit forming region.
    Type: Grant
    Filed: June 28, 2005
    Date of Patent: May 27, 2008
    Assignee: Sony Corporation
    Inventor: Ikuo Yoshihara
  • Patent number: 7378635
    Abstract: A method of operating an imager pixel that includes the act of applying a relatively small voltage on the gate of a transfer transistor during a charge acquisition period. If a small positive voltage is applied, a depletion region is created under the transfer transistor gate, which creates a path for dark current electrons to be transferred to a pixel floating diffusion region. The dark electrons are subsequently removed by a pixel reset operation. If a small negative voltage is applied to the transfer gate, electrons that would normally create dark current problems will instead recombine with holes thereby substantially reducing dark current.
    Type: Grant
    Filed: February 11, 2005
    Date of Patent: May 27, 2008
    Assignee: Micron Technology, Inc.
    Inventors: Gennadiy Agranov, Xiangli Li, Peter Parker Altice, Rick Mauritzson
  • Publication number: 20080116495
    Abstract: The present invention provides a display device having an illuminance detection circuit. The illuminance detection circuit includes: a photosensor which changes an optical current in response to illuminance of an external light; a capacitor which discharges a charge when the optical current flows in the photosensor; a comparator which compares a voltage at one end of the capacitor and a comparison reference voltage; a switching circuit which is connected to one end of the capacitor and charges the capacitor in response to a level of an output signal of the comparator; and a selection circuit which applies either a first voltage or a second voltage to the other end of the capacitor in response to the level of the output signal of the comparator.
    Type: Application
    Filed: November 21, 2007
    Publication date: May 22, 2008
    Inventors: Hideo Sato, Teruaki Saito, Shigeyuki Nishitani
  • Patent number: 7374961
    Abstract: An insulated gate field effect transistor, a solid-state image pickup device using the same, and manufacturing methods thereof that suppress occurrence of a shutter step and suppress occurrence of punch-through and injection. An insulated gate field effect transistor (30) having a gate electrode (32) on a semiconductor substrate (11) with a gate insulating film (31) interposed between the semiconductor substrate (11) and the gate electrode (32), and having a source region (33) and a drain region (34) formed in the semiconductor substrate (11) on both sides of the gate electrode (31), the insulated gate field effect transistor including: a first diffusion layer (12) of a P type formed in the semiconductor substrate (11) at a position deeper than the source region (33) and the drain region (34); and a second diffusion layer (13) of the P type having a higher concentration than the first diffusion layer (12) and formed in the semiconductor substrate (11) at a position deeper than the first diffusion layer (12).
    Type: Grant
    Filed: August 18, 2003
    Date of Patent: May 20, 2008
    Assignee: Sony Corporation
    Inventor: Hiroyuki Yoshida
  • Patent number: 7372076
    Abstract: By doping an organic compound functioning as an electron donor (hereinafter referred to as donor molecules) into an organic compound layer contacting a cathode, donor levels can be formed between respective LUMO (lowest unoccupied molecular orbital) levels between the cathode and the organic compound layer, and therefore electrons can be injected from the cathode, and transmission of the injected electrons can be performed with good efficiency. Further, there are no problems such as excessive energy loss, deterioration of the organic compound layer itself, and the like accompanying electron movement, and therefore an increase in the electron injecting characteristics and a decrease in the driver voltage can both be achieved without depending on the work function of the cathode material.
    Type: Grant
    Filed: November 15, 2006
    Date of Patent: May 13, 2008
    Assignee: Semiconductor Energy Laboratory Co., Ltd.
    Inventors: Takeshi Nishi, Satoshi Seo
  • Publication number: 20080105908
    Abstract: An image sensor and a method of forming the same includes a semiconductor substrate including a light receiving area and an optical black area defined by a boundary between them; photodiodes in at least one of the light receiving area and the optical black area of the semiconductor substrate; an interlayer dielectric provided on the semiconductor substrate; an upper light shielding pattern on the interlayer dielectric to cover the optical black area; and a light shielding pattern provided in the interlayer dielectric proximal to the boundary between the optical black area and the light receiving area.
    Type: Application
    Filed: November 6, 2007
    Publication date: May 8, 2008
    Applicant: Samsung Electronics Co., Ltd.
    Inventor: Jun-taek Lee
  • Patent number: 7368757
    Abstract: A back electrode 6 is formed in the back of a Si single crystal substrate 2 of a compound semiconductor in which an n-type 3C-SiC single crystal buffer layer 3 having a thickness of 0.05-2 ?m, a carrier concentration of 1016-1021/cm3, a hexagonal InwGaxAl1-w-xN single crystal buffer layer 4 (0?w<1, 0?x<1, w+x<1) having a thickness of 0.01-0.5 ?m, and an n-type hexagonal InyGazAl1-y-zN single crystal layer 5 (0?y<1, 0<z?1, y+z?1) having a thickness of 0.1-5 ?m and a carrier concentration of 1011-1016/cm3 are stacked in order on an n-type Si single crystal substrate top 2 having a crystal-plane orientation {111}, a carrier concentration of 1016-1021/cm3, and a surface electrode 7 is formed on a surface of a hexagonal InyGazAl1-y-zN single crystal layer 5, so as to provide a compound semiconductor device which causes little energy loss and allows an high efficiency and a high breakdown voltage.
    Type: Grant
    Filed: December 12, 2005
    Date of Patent: May 6, 2008
    Assignee: Covalent Materials Corporation
    Inventors: Jun Komiyama, Yoshihisa Abe, Shunichi Suzuki, Hideo Nakanishi
  • Patent number: 7365381
    Abstract: In a photodetector where a circuit section, in which an interconnection is formed, is formed adjacent to a light receiving section, photo sensitivity within a light receiving surface is prevented from being non-uniform due to an interlayer insulating film at a periphery of the light receiving section being increased in thickness. In a circuit region, a buffer region is disposed adjacent to a light receiving section. In the buffer region, in order to reduce irregularity of an interlayer insulating film, a density of planarizing pads disposed between the interconnections is gradually reduced from a standard value in a region as it approaches the light receiving section.
    Type: Grant
    Filed: November 17, 2006
    Date of Patent: April 29, 2008
    Assignee: Sanyo Electric Co., Ltd.
    Inventors: Akihiro Hasegawa, Yoji Nomura
  • Patent number: 7365380
    Abstract: An object of the present invention is to provide a photoelectric conversion device, wherein improvement of charge transfer properties when charge is output from a charge storage region and suppression of dark current generation during charge storage are compatible with each other. This object is achieved by forming a depletion voltage of a charge storage region in the range from zero to one half of a power source voltage (V), forming a gate voltage of a transfer MOS transistor during a charge transfer period in the range from one half of the power source voltage to the power source voltage (V) and forming a gate,voltage of the transfer MOS transistor during a charge storage period in the range from minus one half of the power source voltage to zero (V).
    Type: Grant
    Filed: August 31, 2005
    Date of Patent: April 29, 2008
    Assignee: Canon Kabushiki Kaisha
    Inventors: Hiroshi Yuzurihara, Seiichi Tamura, Ryuichi Mishima
  • Patent number: 7362364
    Abstract: A solid-state image pickup device including a charge transferrer to transfer a signal charge obtained through photoelectric conversion; a floating diffusion region; a reset means for resetting the potential of the floating diffusion region; and a current source for supplying, to the floating diffusion region, a signal charge corresponding to the quantity of the signal charge transferred by the charge transferrer. The current source such as a current mirror circuit is interposed between the output stage of a horizontal CCD and the floating diffusion region so as to supply thereto a signal charge corresponding to the quantity of the signal charge transferred by the horizontal CCD, hence separating the horizontal CCD and the floating diffusion region potentially from each other, whereby the supply voltage, i.e., the reset voltage for the floating diffusion region, can be set independently of the potential of the horizontal CCD.
    Type: Grant
    Filed: August 26, 2004
    Date of Patent: April 22, 2008
    Assignee: Sony Corporation
    Inventor: Kouichi Harada
  • Patent number: 7361947
    Abstract: A photoelectric conversion element includes a semiconductor layer including a pair of p+ regions in which p-type impurities are doped, and a p? region which is disposed between the p+ regions and has a lower p-type impurity concentration than the p+ regions. A gate electrode is formed over the p? region via a gate insulation film, thus, a p-MOS structure is formed. A width of the gate electrode is less than a width of the p? region. A p? region, which is a portion of the p? region and is located immediately below the gate electrode, forms a light receiving layer, and p? regions, which are portions of the p? region and are located away from below the gate electrode, form LDD regions. The photoelectric conversion element is fabricated on the same substrate as a thin-film transistor for a driving circuit, thereby constructing a display device with an input function.
    Type: Grant
    Filed: December 27, 2005
    Date of Patent: April 22, 2008
    Assignee: Toshiba Matsushita Display Technology Co., Ltd.
    Inventor: Norio Tada