Device Having Semiconductor Body Comprising Selenium (se) Or Tellurium (te) (epo) Patents (Class 257/E21.068)
  • Publication number: 20120094431
    Abstract: Liquid precursors containing indium and selenium suitable for deposition on a substrate to form thin films suitable for semiconductor applications are disclosed. Methods of preparing such liquid precursors and method of depositing a liquid precursor on a substrate are also disclosed.
    Type: Application
    Filed: August 16, 2011
    Publication date: April 19, 2012
    Inventors: Calvin J. Curtis, Alexander Miedaner, Marinus Franciscus Antonius Maria van Hest, David S. Ginley, Peter A. Hersh, Louay Eldada, Billy J. Stanbery
  • Patent number: 8134139
    Abstract: A programmable metallization device, comprises a first electrode; a memory layer electrically coupled to the first electrode and adapted for electrolytic formation and destruction of a conducting bridge therethrough; an ion-supplying layer containing a source of ions of a first metal element capable of diffusion into and out of the memory layer; a conductive ion buffer layer between the ion-supplying layer and the memory layer, and which allows diffusion therethrough of said ions; and a second electrode electrically coupled to the ion-supplying layer. Circuitry is coupled to the device to apply bias voltages to the first and second electrodes to induce creation and destruction of conducting bridges including the first metal element in the memory layer. The ion buffer layer can improve retention of the conducting bridge by reducing the likelihood that the first metallic element will be absorbed into the ion supplying layer.
    Type: Grant
    Filed: January 25, 2010
    Date of Patent: March 13, 2012
    Assignee: Macronix International Co., Ltd.
    Inventors: Yu-Yu Lin, Feng-Ming Lee, Yi-Chou Chen
  • Publication number: 20120049146
    Abstract: Some embodiments include a memory cell that contains programmable material sandwiched between first and second electrodes. The memory cell can further include a heating element which is directly against one of the electrodes and directly against the programmable material. The heating element can have a thickness in a range of from about 2 nanometers to about 30 nanometers, and can be more electrically resistive than the electrodes. Some embodiments include methods of forming memory cells that include heating elements directly between electrodes and programmable materials.
    Type: Application
    Filed: August 31, 2010
    Publication date: March 1, 2012
    Inventor: Jun Liu
  • Publication number: 20120045868
    Abstract: A method of fabrication of electrical contact structures on a semiconductor material is described comprising the steps of: depositing an oxide of a desired contact material by a chemical electroless process on a face of the semiconductor material; and reducing the oxide via a chemical electroless process to produce a contact of the desired contact material. A method of fabrication of a semiconductor device incorporating such electrical contact structures and a semiconductor device incorporating such electrical contact structures are also described.
    Type: Application
    Filed: May 18, 2010
    Publication date: February 23, 2012
    Applicant: Durham Scientific Crystals Limited
    Inventors: Mohamed Ayoub, Fabrice Dierre
  • Publication number: 20120028410
    Abstract: A method of forming a material. The method comprises conducting an ALD layer cycle of a first metal, the ALD layer cycle comprising a reactive first metal precursor and a co-reactive first metal precursor. An ALD layer cycle of a second metal is conducted, the ALD layer cycle comprising a reactive second metal precursor and a co-reactive second metal precursor. An ALD layer cycle of a third metal is conducted, the ALD layer cycle comprising a reactive third metal precursor and a co-reactive third metal precursor. The ALD layer cycles of the first metal, the second metal, and the third metal are repeated to form a material, such as a GeSbTe material, having a desired stoichiometry. Additional methods of forming a material, such as a GeSbTe material, are disclosed, as is a method of forming a semiconductor device structure including a GeSbTe material.
    Type: Application
    Filed: July 27, 2010
    Publication date: February 2, 2012
    Applicant: MICRON TECHNOLOGY, INC.
    Inventor: Eugene P. Marsh
  • Publication number: 20120028409
    Abstract: Thin film photovoltaic devices are generally provided. The device can include a transparent conductive oxide layer on a glass substrate, an n-type thin film layer on the transparent conductive layer, and a p-type thin film layer on the n-type layer. The n-type thin film layer and the p-type thin film layer form a p-n junction. An anisotropic conductive layer is applied on the p-type thin film layer, and includes a polymeric binder and a plurality of conductive particles. A metal contact layer can then be positioned on the anisotropic conductive layer.
    Type: Application
    Filed: August 27, 2010
    Publication date: February 2, 2012
    Applicant: PrimeStar Solar, Inc.
    Inventors: Tammy Jane Lucas, Robert Dwayne Gossman, Scott Daniel Feldman-Peabody
  • Publication number: 20120018693
    Abstract: Confined resistance variable memory cell structures and methods are described herein. One or more methods of forming a confined resistance variable memory cell structure includes forming a via in a memory cell structure and forming a resistance variable material in the via by performing a process that includes providing a germanium amidinate precursor and a first reactant to a process chamber having the memory cell structure therein and providing an antimony ethoxide precursor and a second reactant to the process chamber subsequent to removing excess germanium.
    Type: Application
    Filed: July 26, 2010
    Publication date: January 26, 2012
    Applicant: Micron Technology, Inc.
    Inventors: Brenda D. Kraus, Eugene P. Marsh, Timothy A. Quick
  • Publication number: 20120015475
    Abstract: Some embodiments include methods of forming memory cells. Chalcogenide is formed over a plurality of bottom electrodes, and top electrode material is formed over the chalcogenide. Sacrificial material is formed over the top electrode material. A plurality of memory cell structures is formed by etching through the sacrificial material, top electrode material and chalcogenide. Each of the memory cell structures has a cap of the sacrificial material thereover. The etching forms polymeric residue over the sacrificial material caps, and damages chalcogenide along sidewalls of the structures. The sacrificial material is removed with an HF-containing solution, and such removes the polymeric residue off of the memory cell structures. After the sacrificial material is removed, the sidewalls of the structures are treated with one or both of H2O2 and HNO3 to remove damaged chalcogenide from the sidewalls of the memory cell structures.
    Type: Application
    Filed: July 14, 2010
    Publication date: January 19, 2012
    Inventors: Jun Liu, Jerome Imonigie
  • Publication number: 20120015476
    Abstract: The invention relates to a method for producing semiconductor layers and coated substrates treated with elemental selenium and/or sulphur, in particular flat substrates, containing at least one conducting, semiconducting and/or insulating layer, in which a substrate which is provided with at least one metal layer and/or with at least one layer containing metal, in particular a stack of substrates, each of which is provided with at least one metal layer and/or with at least one layer which contains metal, is inserted into a processing chamber and heated to a predetermined substrate temperature; elementary selenium and/or sulphur vapor is guided past on the or on every metal layer and/or layer containing metal, from a source located inside and/or outside the processing chamber, in particular by means of a carrier gas which is in particular inert, under rough vacuum conditions or ambient pressure conditions or overpressure conditions, in order to react chemically with said layer with selenium or sulphur in a tar
    Type: Application
    Filed: November 30, 2009
    Publication date: January 19, 2012
    Inventor: Volker Probst
  • Patent number: 8093094
    Abstract: A process for applying blocking contacts on an n-type CdZnTe specimen includes cleaning the CdZnTe specimen; etching the CdZnTe specimen; chemically surface treating the CdZnTe specimen; and depositing blocking metal on at least one of a cathode surface and an anode surface of the CdZnTe specimen.
    Type: Grant
    Filed: June 12, 2008
    Date of Patent: January 10, 2012
    Assignee: The United States of America as represented by the Administrator of the National Aeronautics and Space Administration
    Inventors: Carl M. Stahle, Bradford H. Parker, Sachidananda R. Babu
  • Publication number: 20110317480
    Abstract: An integrated circuit phase change memory can be pre-coded by inducing a first resistance state in some cells and the memory, and a second resistance state and some other cells in the memory to represent a data set. The integrated circuit phase change memory is mounted on a substrate after coding the data set. After mounting the integrated circuit phase change memory, the data set is read by sensing the first and second resistance states, and changing cells in the first resistance state to a third resistance state and changing cells in the second resistance state to a fourth resistance state. The first and second resistance states maintain a sensing margin after solder bonding or other thermal cycling process. The third and fourth resistance states are characterized by the ability to cause a transition using higher speed and lower power, suitable for a mission function of a circuit.
    Type: Application
    Filed: June 25, 2010
    Publication date: December 29, 2011
    Applicant: Macronix International Co., Ltd,
    Inventors: HSIANG-LAN LUNG, Ming Hsiu Lee, Yen-Hao Shih, Tien-Yen Wang, Chao-I Wu
  • Patent number: 8084842
    Abstract: Memory devices and methods for manufacturing are described herein. A memory device as described herein includes a first electrode layer, a second electrode layer, and a thermal isolation structure including a layer of thermal isolation material between the first and second electrode layers. The first and second electrode layers and the thermal isolation structure define a multi-layer stack having a sidewall. A sidewall conductor layer including a sidewall conductor material is on the sidewall of the multi-layer stack. The sidewall conductor material has an electrical conductivity greater than that of the thermal isolation material. A memory element including memory material is on the second electrode layer.
    Type: Grant
    Filed: March 25, 2008
    Date of Patent: December 27, 2011
    Assignee: Macronix International Co., Ltd.
    Inventor: Shih-Hung Chen
  • Patent number: 8084789
    Abstract: A phase change memory includes a memory element and a selection element. The memory element is embedded in a dielectric and includes a resistive element having at least one sublithographic dimension and a storage region in contact with the resistive element. The selection element includes a chalcogenic material embedded in a dielectric. The chalcogenic material and the storage region are part of a stack having a common etched edge.
    Type: Grant
    Filed: February 4, 2010
    Date of Patent: December 27, 2011
    Assignee: Ovonyx, Inc.
    Inventors: Fabio Pellizzer, Agostino Pirovano
  • Publication number: 20110312126
    Abstract: A method of fabricating a phase-change semiconductor memory device includes a plasma treatment of an electrode connected to a phase-change material pattern after a conductive layer used to form the electrode has been planarized in the presence of an oxidizing agent. The plasma is formed from a plasma gas having a molecular weight of 17 or less.
    Type: Application
    Filed: April 12, 2011
    Publication date: December 22, 2011
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Byoung-Jae BAE, Byoung-Deog CHOI, Jeong-Hee PARK, Young-Kuk KIM, Jin-Ho OH
  • Publication number: 20110297215
    Abstract: A method to manufacture Copper Indium Gallium di Selenide (Cu(In,Ga)Se2) thin film solar cell includes evaporating elemental Cu, In, Ga, and Se flux sources onto a heated substrate in a single vacuum system to form a non-intentionally doped Cu(In,Ga)Se2 p-type conductivity layer and exposing the p-type conductivity layer to a thermally evaporated flux of Beryllium (Be) atoms to convert a surface layer of the p-type conductivity layer to an n-type conductivity layer resulting in a buried Cu(In,Ga)Se2 p-n homojunction. Also, the source of Be atoms includes a circular rod of Be having a uniform cross-section that is resistively heated and having its temperature controlled by passing an electrical current through the rod.
    Type: Application
    Filed: June 4, 2010
    Publication date: December 8, 2011
    Inventor: Roger J. Malik
  • Patent number: 8071971
    Abstract: Embodiments relate to a semiconductor device, and more particularly, to a semiconductor device and a manufacturing method thereof that can reduce RC delay within the semiconductor device. Embodiments provide a semiconductor device including: a first interlayer dielectric layer formed over the a semiconductor substrate, a first metal wire and a second metal wire formed over the first interlayer dielectric layer, a second interlayer dielectric layer formed over the first and second metal wires, and a phase change material layer formed between the first and second metal wires.
    Type: Grant
    Filed: October 29, 2009
    Date of Patent: December 6, 2011
    Assignee: Dongbu HiTek Co., Ltd.
    Inventor: Byung-Ho Lee
  • Publication number: 20110294258
    Abstract: Embodiments of the present invention generally relates to an apparatus and a method for processing semiconductor substrates. Particularly, embodiments of the present invention relates to methods and apparatus for profile modification prior to filling a structure, such as a trench or a via. One embodiment of the present invention comprises forming a sacrifice layer to pinch off a top opening of a structure by exposing the structure to an etchant. In one embodiment, the etchant is configured to remove the first material by reacting with the first material and generating a by-product, which forms the sacrifice layer.
    Type: Application
    Filed: August 8, 2011
    Publication date: December 1, 2011
    Applicant: APPLIED MATERIALS, INC.
    Inventors: MEI CHANG, Chien-Teh Kao, Xinliang Lu, Zhenbin Ge
  • Publication number: 20110263075
    Abstract: A memory device including a phase change element and a vacuum jacket. The device includes a first electrode element; a phase change element in contact with the first electrode element; an upper electrode element in contact with the phase change element; a bit line electrode in contact with the upper electrode element; and a dielectric fill layer surrounding the phase change element and the upper electrode element, spaced from the same and sealed by the bit line electrode to define a vacuum jacket around the phase change element and upper electrode element.
    Type: Application
    Filed: October 25, 2010
    Publication date: October 27, 2011
    Applicant: Macronix International Co., Ltd.
    Inventor: Hsiang Lan Lung
  • Publication number: 20110263070
    Abstract: Systems and processes for treatment of a cadmium telluride thin film photovoltaic device are generally provided. The systems can include a treatment system and a conveyor system. The treatment system includes a preheating section, a treatment chamber, and an anneal oven that are integrally interconnected within the treatment system. The conveyor system is operably disposed within the treatment system and configured for transporting substrates in a serial arrangement into and through the preheat section, into and through the treatment chamber, and into and through the anneal oven at a controlled speed. The treatment chamber is configured for applying a material to a thin film on a surface of the substrate and the anneal oven is configured to heat the substrate to an annealing temperature as the substrates are continuously conveyed by the conveyor system through the treatment chamber.
    Type: Application
    Filed: April 23, 2010
    Publication date: October 27, 2011
    Applicant: PRIMESTAR SOLAR, INC.
    Inventors: Cory Allen Schaeffer, Brian Robert Murphy
  • Patent number: 8030129
    Abstract: A method of manufacturing a nonvolatile memory device including forming on a lower insulating layer a first sacrificial pattern having first openings extending in a first direction, forming a second sacrificial pattern having second openings extending in a second direction on the lower insulating layer and the first sacrificial pattern wherein the second openings intersect the first openings, etching the lower insulating layer using the first and second sacrificial patterns to form a lower insulating pattern having contact holes defined by a region where the first and second openings intersect each other, forming a bottom electrode in the contact holes, and forming a variable resistance pattern on the lower insulating pattern so that a portion of the variable resistance pattern connects to a top surface of the bottom electrode.
    Type: Grant
    Filed: December 21, 2009
    Date of Patent: October 4, 2011
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Ji-Hyun Jeong, Jae-Hee Oh, Jae-Hyun Park
  • Patent number: 8030128
    Abstract: Embodiments of the present invention provide a method that includes providing a substrate including an emitter layer comprising a plurality of emitters, each emitter defining an axis, forming a heater layer above the emitter layer, and forming a phase change memory (PCM) cell layer above the heater layer. The method also includes forming a top contact layer above the PCM cell layer. The top contact layer comprises a plurality of top contacts, where each top contact is located between two axes. Other embodiments are also described.
    Type: Grant
    Filed: April 16, 2008
    Date of Patent: October 4, 2011
    Assignee: Marvell International Ltd.
    Inventors: Pantas Sutardja, Albert Wu, Runzi Chang, Chien-Chuan Wei, Winston Lee, Peter Lee
  • Publication number: 20110233504
    Abstract: Some embodiments include apparatus and methods having a memory element configured to store information and an access component configured to allow conduction of current through the memory element when a first voltage difference in a first direction across the memory element and the access component exceeds a first voltage value and to prevent conduction of current through the memory element when a second voltage difference in a second direction across the memory element and the access component exceeds a second voltage value, wherein the access component includes a material excluding silicon.
    Type: Application
    Filed: June 13, 2011
    Publication date: September 29, 2011
    Inventors: Jun Liu, Michael P. Violette
  • Patent number: 8026505
    Abstract: A memory device is described. The memory device comprises a bottom electrode, a first pair of spacers, a second pair of spacers and a phase-change element. The bottom electrode has a lower horizontal portion and a vertical portion, and the vertical portion has a top surface and a side. The first pair of spacers covers the side of the vertical portion. The second pair of spacers covers a first portion of the top surface of the vertical portion. The phase-change element is contacted a second portion of the top surface of the vertical portion.
    Type: Grant
    Filed: January 28, 2011
    Date of Patent: September 27, 2011
    Assignee: Macronix International Co., Ltd.
    Inventor: Hsiang-Lan Lung
  • Publication number: 20110223716
    Abstract: Provided are a nonvolatile memory device and a method of fabricating the same, in which a phase-change layer is formed using a solid-state reaction to reduce a programmable volume, thereby lessening power consumption. The device includes a first reactant layer, a second reactant layer formed on the first reactant layer, and a phase-change layer formed between the first and second reactant layers due to a solid-state reaction between a material forming the first reactant layer and a material forming the second reactant layer. The phase-change memory device consumes low power and operates at high speed.
    Type: Application
    Filed: May 18, 2011
    Publication date: September 15, 2011
    Applicant: Electronics and Telecommunications Research Institute
    Inventors: Seung Yun LEE, Young Sam PARK, Sung Min YOON, Soon Won JUNG, Byoung Gon YU
  • Patent number: 8017432
    Abstract: A method for formation of a phase change memory (PCM) cell includes depositing amorphous phase change material in a via hole, the via hole comprising a bottom and a top, such that the amorphous phase change material is grown on an electrode located at the bottom of the via hole; melt-annealing the amorphous phase change material; and crystallizing the phase change material starting at the electrode at the bottom of the via hole and ending at the top of the via hole.
    Type: Grant
    Filed: January 8, 2010
    Date of Patent: September 13, 2011
    Assignee: International Business Machines Corporation
    Inventors: Chung Hon Lam, Alejandro G. Schrott
  • Patent number: 8008113
    Abstract: The present invention advantageously provides for, in different embodiments, low-cost deposition techniques to form high-quality, dense, well-adhering Group IBIIIAVIA compound thin films with macro-scale as well as micro-scale compositional uniformities. It also provides methods to monolithically integrate solar cells made on such compound thin films to form modules. In one embodiment, there is provided a method of growing a Group IBIIIAVIA semiconductor layer on a base, and includes the steps of depositing on the base a nucleation and/or a seed layer and electroplating over the nucleation and/or the seed layer a precursor film comprising a Group IB material and at least one Group IIIA material, and reacting the electroplated precursor film with a Group VIA material. Other embodiments are also described.
    Type: Grant
    Filed: June 15, 2010
    Date of Patent: August 30, 2011
    Assignee: SoloPower, Inc.
    Inventor: Bulent M. Basol
  • Patent number: 7993962
    Abstract: A memory device includes two electrodes, vertically separated and having mutually opposed contact surfaces, between which lies a phase change cell. The phase change cell includes an upper phase change member, having a contact surface in electrical contact with the first electrode; a lower phase change member, having a contact surface in electrical contact with the second electrode; and a kernel member disposed between and in electrical contact with the upper and lower phase change members. The phase change cell is formed of material having at least two solid phases, and the lateral extent of the upper and lower phase change members is substantially greater than that of the kernel member. An intermediate insulating layer is disposed between the upper and lower phase change members adjacent to the kernel member.
    Type: Grant
    Filed: November 9, 2009
    Date of Patent: August 9, 2011
    Assignee: Macronix International Co., Ltd.
    Inventors: Shih-Hung Chen, Hsiang-Lan Lung
  • Patent number: 7993961
    Abstract: A line layout structure and method in a semiconductor memory device having a hierarchical structure are provided. In a semiconductor memory device having a global word line and a local word line, and a global bit line and a local bit line, and individually disposing all of the global word line, the local word line, the global bit line and the local bit line at conductive layers among at least three layers; at least two of the global word line, the local word line, the global bit line and the local bit line are together disposed in parallel on one conductive layer. Signal lines constituting a semiconductor memory device are disposed in a hierarchical structure, whereby a semiconductor memory device advantageously having high integration, high speed and high performance may be obtained.
    Type: Grant
    Filed: July 27, 2009
    Date of Patent: August 9, 2011
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Hyung-Rok Oh, Sang-Beom Kang, Du-Eung Kim
  • Publication number: 20110188285
    Abstract: A permanent solid state memory device is disclosed. Recording data in the permanent solid state memory device forms voids in a data layer between a first wire array and a second wire array. Wires of the first wire array extend transversely to wires in the second wire array. The data layer is at least partially conductive such that a voltage applied between a selected first wire in the first wire array and a selected second wire in the second wire array creates a heating current through the data layer at a data point between the first wire and the second wire. The heating current causes a data layer material to melt and recede to form a permanent void. Control elements are operably connected to apply voltages to predetermined combinations of wires to form permanent voids at data points throughout the solid state memory device.
    Type: Application
    Filed: January 28, 2011
    Publication date: August 4, 2011
    Inventors: Barry M. Lunt, Matthew R. Linford, Dee Anderson
  • Patent number: 7989256
    Abstract: In order to manufacture a CIS-based thin film solar cell that can achieve high photoelectric conversion efficiency by adding an alkali element to a light absorbing layer easily and with good controllability, a backside electrode layer (2) is formed on a substrate (1). Then, a p-type CIS-based light absorbing layer (3) is formed on backside electrode layer (2), and then an n-type transparent and electroconductive film (5) is formed on this p-type CIS-based light absorbing layer (3). At this time, the backside electrode layer (2) is constituted by forming a first electrode layer (21) using a backside electrode material in which an alkali metal is mixed and, then forming a second electrode layer (22) using the backside electrode material that does not substantially contain the alkali metal.
    Type: Grant
    Filed: May 18, 2009
    Date of Patent: August 2, 2011
    Assignee: Showa Shell Sekiyu K.K.
    Inventors: Hideki Hakuma, Yoshiaki Tanaka, Satoru Kuriyagawa
  • Publication number: 20110180775
    Abstract: A programmable metallization device, comprises a first electrode; a memory layer electrically coupled to the first electrode and adapted for electrolytic formation and destruction of a conducting bridge therethrough; an ion-supplying layer containing a source of ions of a first metal element capable of diffusion into and out of the memory layer; a conductive ion buffer layer between the ion-supplying layer and the memory layer, and which allows diffusion therethrough of said ions; and a second electrode electrically coupled to the ion-supplying layer. Circuitry is coupled to the device to apply bias voltages to the first and second electrodes to induce creation and destruction of conducting bridges including the first metal element in the memory layer. The ion buffer layer can improve retention of the conducting bridge by reducing the likelihood that the first metallic element will be absorbed into the ion supplying layer.
    Type: Application
    Filed: January 25, 2010
    Publication date: July 28, 2011
    Applicant: Macronix International Co., Ltd.
    Inventors: Yuyu LIN, Feng-Ming Lee, Yi-Chou Chen
  • Patent number: 7985616
    Abstract: Embodiments of the present invention provide a method that includes providing a wafer including multiple cells, each cell including at least one emitter, and performing a lithographic operation on the wafer. The lithographic operation comprises forming heater trenches adjacent the emitters, each heater trench having a width that extends over at least respective portions of two cells. Other embodiments are also described.
    Type: Grant
    Filed: April 1, 2008
    Date of Patent: July 26, 2011
    Assignee: Marvell International Ltd.
    Inventors: Pantas Sutardja, Albert Wu, Chien-Chuan Wei, Runzi Chang, Winston Lee, Peter Lee
  • Publication number: 20110168966
    Abstract: A method for formation of a phase change memory (PCM) cell includes depositing amorphous phase change material in a via hole, the via hole comprising a bottom and a top, such that the amorphous phase change material is grown on an electrode located at the bottom of the via hole; melt-annealing the amorphous phase change material; and crystallizing the phase change material starting at the electrode at the bottom of the via hole and ending at the top of the via hole.
    Type: Application
    Filed: January 8, 2010
    Publication date: July 14, 2011
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Chung Hon Lam, Alejandro G. Schrott
  • Publication number: 20110162696
    Abstract: A solar cell includes a substrate, a first electrode located over the substrate, a sodium doped p-type copper indium selenide (CIS) based alloy semiconductor absorber layer located over the first electrode, a zinc and sodium doped n-type copper indium selenide (CIS) based alloy semiconductor layer located on the p-type semiconductor absorber layer, and a second electrode located over the n-type semiconductor layer.
    Type: Application
    Filed: January 5, 2010
    Publication date: July 7, 2011
    Inventors: Johannes Vlcek, Daniel R. Juliano
  • Publication number: 20110165728
    Abstract: Self-aligning fabrication methods for forming memory access devices comprising a doped chalcogenide material. The methods may be used for forming three-dimensionally stacked cross point memory arrays. The method includes forming an insulating material over a first conductive electrode, patterning the insulating material to form vias that expose portions of the first conductive electrode, forming a memory access device within the vias of the insulating material and forming a memory element over the memory access device, wherein data stored in the memory element is accessible via the memory access device. The memory access device is formed of a doped chalcogenide material and formed using a self-aligned fabrication method.
    Type: Application
    Filed: January 5, 2010
    Publication date: July 7, 2011
    Inventors: Neil Greeley, Bhaskar Srinivasan, Gurtej Sandhu, John Smythe
  • Publication number: 20110155989
    Abstract: A semiconductor memory device includes a first electrode and a second electrode, a variable resistance material pattern including a first element disposed between the first and second electrode, and a first spacer including the first element, the first spacer disposed adjacent to the variable resistance material pattern.
    Type: Application
    Filed: July 14, 2010
    Publication date: June 30, 2011
    Inventors: Doo-Hwan Park, Daehwan Kang, Hideki Horii
  • Publication number: 20110155993
    Abstract: Phase change memory devices and fabrication methods thereof are presented. A phase change memory device includes a substrate structure. A first electrode is disposed on the substrate structure. A hollowed-cone hydrogen silsesquioxane (HSQ) structure is formed on the first electrode. A multi-level cell phase change memory structure is disposed on the hollowed-cone HSQ structure. A second electrode is disposed on the multi-level cell phase change memory structure.
    Type: Application
    Filed: June 8, 2010
    Publication date: June 30, 2011
    Applicant: INDUSTRIAL TECHNOLOGY RESEARCH INSTITUTE
    Inventor: Wei-Su Chen
  • Publication number: 20110147690
    Abstract: A phase change memory device having a 3-D stack structure and a fabrication method for making the same are presented. The phase change memory device includes a semiconductor substrate, a word line structure and one or more phase change structures. The word line structure extends in one first direction on the semiconductor substrate. The one or more phase change structures extend mutually in parallel from one sidewall of the word line structure. The, the memory cell including a switching device, one side of the switching device contacted with the one sidewall of the word line structure, a heating electrode formed on the other side portion of the switching device, and a phase change pattern, one sidewall of the phase change pattern contacted with the heating electrode.
    Type: Application
    Filed: May 19, 2010
    Publication date: June 23, 2011
    Applicant: HYNIX SEMICONDUCTOR INC.
    Inventor: Ki Ho YANG
  • Publication number: 20110147689
    Abstract: A phase change memory device capable of reducing disturbances between adjacent PRAM memory cells and a fabrication method are presented. The phase change memory device includes word lines, heating electrodes, an interlayer insulating layer, and a phase change lines. The word lines are formed on a semiconductor substrate and extend in parallel with a constant space. The heating electrodes are electrically connected to the plurality of word lines. The interlayer insulating layer insulates the heating electrodes. The phase change lines extend in a direction orthogonal to the word line and are electrically connected to the heating electrodes. Curves are formed on a surface of the interlayer insulating layer between the word lines such that the effective length of the phase change layer between adjacent heating electrodes is larger than the physical distance between the adjacent heating electrodes.
    Type: Application
    Filed: May 19, 2010
    Publication date: June 23, 2011
    Applicant: HYNIX SEMICONDUCTOR INC.
    Inventor: Jang Uk LEE
  • Patent number: 7964437
    Abstract: A memory cell device of the type that includes a memory material switchable between electrical property states by application of energy, situated between first and second (“bottom” and “top”) electrodes has a top electrode including a larger body portion and a stem portion. The memory material is disposed as a layer over a bottom electrode layer, and a base of the stem portion of the top electrode is in electrical contact with a small area of the surface of the memory material. Methods for making the memory cell are described.
    Type: Grant
    Filed: June 24, 2010
    Date of Patent: June 21, 2011
    Assignee: Macronix International Co., Ltd.
    Inventor: Hsiang-Lan Lung
  • Publication number: 20110143481
    Abstract: A system and associated process for vapor deposition of a thin film layer on a photovoltaic (PV) module substrate is includes establishing a vacuum chamber and introducing the substrates individually into the vacuum chamber. A conveyor system is operably disposed within the vacuum chamber and is configured for conveying the substrates in a serial arrangement through a vapor deposition apparatus within the vacuum chamber at a controlled constant linear speed. A post-heat section is disposed within the vacuum chamber immediately downstream of the vapor deposition apparatus in the conveyance direction of the substrates. The post-heat section is configured to maintain the substrates conveyed from the vapor deposition apparatus in a desired heated temperature profile until the entire substrate has exited the vapor deposition apparatus.
    Type: Application
    Filed: December 15, 2009
    Publication date: June 16, 2011
    Applicant: PRIMESTAR SOLAR, INC.
    Inventors: MARK JEFFREY PAVOL, RUSSELL WELDON BLACK, BRIAN ROBERT MURPHY, CHRISTOPHER RATHWEG, EDWIN JACKSON LITTLE, MAX WILLIAM REED
  • Patent number: 7960205
    Abstract: The present invention is a process of making a germanium-antimony-tellurium alloy film using a process selected from the group consisting of atomic layer deposition and chemical vapor deposition, wherein a silyltellurium precursor is used as a source of tellurium for the alloy film and is reacted with an alcohol during the deposition process.
    Type: Grant
    Filed: November 18, 2008
    Date of Patent: June 14, 2011
    Assignee: Air Products and Chemicals, Inc.
    Inventors: Manchao Xiao, Liu Yang, Thomas Richard Gaffney
  • Publication number: 20110127485
    Abstract: Subject matter disclosed herein relates to a method of manufacturing a semiconductor integrated circuit device, and more particularly to a method of fabricating a phase change memory device.
    Type: Application
    Filed: November 30, 2009
    Publication date: June 2, 2011
    Inventors: Soonwoo Cha, Tim Minvielle, Jong-Won Lee, Jinwook Lee
  • Publication number: 20110121250
    Abstract: A high integration phase change memory device includes a semiconductor substrate including an access device, a heating electrode formed on the access device, a phase change nano band formed on the heating electrode, and an interlayer insulating layer for supporting the phase change nano band formed in both sides of the phase change nano band.
    Type: Application
    Filed: December 24, 2009
    Publication date: May 26, 2011
    Applicant: HYNIX SEMICONDUTOR INC.
    Inventor: Se Ho Lee
  • Publication number: 20110122682
    Abstract: A memory cell device includes a semiconductor nanowire extending, at a first end thereof, from a substrate; the nanowire having a doping profile so as to define a field effect transistor (FET) adjacent the first end, the FET further including a gate electrode at least partially surrounding the nanowire, the doping profile further defining a p-n junction in series with the FET, the p-n junction adjacent a second end of the nanowire; and a phase change material at least partially surrounding the nanowire, at a location corresponding to the p-n junction.
    Type: Application
    Filed: November 23, 2009
    Publication date: May 26, 2011
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Bruce G. Elmegreen, Lia Krusin-Elbaum, Dennis M. Newns, Robert L. Sandstrom
  • Publication number: 20110111556
    Abstract: Precursors for use in depositing antimony-containing films on substrates such as wafers or other microelectronic device substrates, as well as associated processes of making and using such precursors, and source packages of such precursors. The precursors are useful for deposition of A Ge2Sb2Te5 chalcogenide thin films in the manufacture of nonvolatile Phase Change Memory (PCM) or for the manufacturing of thermoelectric devices, by deposition techniques such as chemical vapor deposition (CVD) and atomic layer deposition (ALD).
    Type: Application
    Filed: April 30, 2009
    Publication date: May 12, 2011
    Applicant: Advanced Technology Materials, Inc.
    Inventors: Tianniu Chen, William Hunks, Philip S.H. Chen, Chongying Xu, Leah Maylott
  • Publication number: 20110110148
    Abstract: Memory arrays and associated methods of manufacturing are disclosed herein. In one embodiment, a memory array includes an access line extending along a first direction and a first contact line and a second contact line extending along a second direction different from the first direction. The first and second contact lines are generally parallel to each other. The memory array also includes a memory node that includes a first memory cell electrically connected between the access line and the first contact line to form a first circuit, and a second memory cell electrically connected between the access line and the second contact line to form a second circuit different from the first circuit.
    Type: Application
    Filed: November 12, 2009
    Publication date: May 12, 2011
    Applicant: MICRON TECHNOLOGY, INC.
    Inventor: Jun Liu
  • Publication number: 20110100447
    Abstract: A photovoltaic device is provided. The photovoltaic device comprises an absorber layer comprising a p-type semiconductor, wherein at least one layer is disposed over the absorber layer. The at least one layer is a semiconductor having a higher carrier density than the carrier density of the absorber layer. The at least one layer comprises silicon. The at least one layer comprises a p+-type semiconductor. The absorber layer is substantially free of silicon. A method of forming the photovoltaic device is provided.
    Type: Application
    Filed: November 4, 2009
    Publication date: May 5, 2011
    Applicant: GENERAL ELECTRIC COMPANY
    Inventors: Bastiaan Arie Korevaar, Yangang Andrew Xi, Faisal Razi Ahmad, James Neil Johnson
  • Patent number: 7935638
    Abstract: Methods and structures for enhancing the homogeneity in a ratio of perimeter to surface area among heterogeneous features in different substrate regions. At least one shape on the substrate includes an added edge effective to reduce a difference in the perimeter-to-surface area ratio between the features in a first substrate region and features in a second substrate region. The improved homogeneity in the perimeter-to-surface area ratio reduces variations in a thickness of a conformal layer deposited across the features in the first and second substrate regions.
    Type: Grant
    Filed: September 24, 2009
    Date of Patent: May 3, 2011
    Assignee: International Business Machines Corporation
    Inventors: James A. Culp, John J. Ellis-Monaghan, Jeffrey P. Gambino, Kirk D. Peterson, Jed H. Rankin
  • Patent number: 7932129
    Abstract: A programmable resistor memory, such as a phase change memory, with a memory element comprising narrow vertical side wall active pins is described. The side wall active pins comprise a programmable resistive material, such as a phase change material. In a first aspect of the invention, a method of forming a memory cell is described which comprises forming a stack comprising a first electrode having a principal surface with a perimeter, an insulating layer overlying a portion of the principal surface of the first electrode, and a second electrode vertically separated from the first electrode and overlying the insulating layer. Side walls on the insulating layer and on the second electrode are positioned over the principle surface of the first electrode with a lateral offset from the perimeter of the first electrode.
    Type: Grant
    Filed: October 22, 2008
    Date of Patent: April 26, 2011
    Assignee: Macronix International Co., Ltd.
    Inventor: Hsiang-Lan Lung