SEMICONDUCTOR DEVICE WITH METAL CARRIER AND MANUFACTURING METHOD
Semiconductor device including a metal carrier substrate. Above the carrier substrate a first semiconductor layer of Alx1Gay1Inz1N (x1+y1+z1=1, x1≧0, y1≧0, z1≧0) is formed. A second semiconductor layer of Alx2Gay2Inz2N (x2+y2+z2=1, x2>x1, y2≧0, z2≧0) is arranged on the first semiconductor layer and a gate region is arranged on the second semiconductor layer. The semiconductor device furthermore includes a source region and a drain region, wherein one of these regions is electrically coupled to the metal carrier substrate and includes a conductive region extending through the first semiconductor layer.
Latest INFINEON TECHNOLOGIES AUSTRIA AG Patents:
- Semiconductor die with a transistor device and method of manufacturing the same
- Power supply and calibration adjustment based on detected current mirror error
- Magnetic structures and inductive coupling control
- Automated load torque ripple compensation using feedforward signals calculated using a cross-correlation function
- Gate driver device having a driver circuit for supplying a backgate drive signal
Power semiconductor devices such as Field Effect Transistors (FETs) and High Electron Mobility Transistors (HEMTs) are widely used for applications such as power switch circuits. Examples for requirements on these devices are low area specific on-resistance RON×A, high breakdown voltage VBR, and high robustness under electrical breakdown conditions.
Power semiconductor devices based on wide band gap semiconductor materials such as GaN allow for low specific on-resistance. Reduction of the specific on-resistance is accompanied by requirements on improved heat dissipation and improved device robustness.
A need exists for a nitride semiconductor power device having improved heat dissipation and improved device robustness
For these and other reasons there is a need for the present invention.
The accompanying drawings are included to provide a further understanding of embodiments and are incorporated in and constitute a part of this specification. The drawings illustrate embodiments and together with the description serve to explain principles of embodiments. Other embodiments and many of the intended advantages of embodiments will be readily appreciated as they become better understood by reference to the following detailed description. The elements of the drawings are not necessarily to scale relative to each other. Like reference numerals designate corresponding similar parts. The features of the various illustrated embodiments can be combined in any way unless they exclude each other. For differentiation of different layers, a numbering such as first layer, second layer and third layer is used. The numbering only serves to distinguish between these layers and is independent from any sequence of manufacture.
In the following Detailed Description, reference is made to the accompanying drawings, which form a part hereof, and in which is shown by way of illustration specific embodiments in which the invention may be practiced. In this regard, directional terminology, such as “top,” “bottom,” “front,” “back,” “leading,” “trailing,” etc., is used with reference to the orientation of the Figure(s) being described. Because components of embodiments can be positioned in a number of different orientations, the directional terminology is used for purposes of illustration and is in no way limiting. It is to be understood that other embodiments may be utilized and structural or logical changes may be made without departing from the scope of the present invention. The following detailed description, therefore, is not to be taken in a limiting sense, and the scope of the present invention is defined by the appended claims.
Source regions 125a, 125b and drain region 130 are electrically coupled to the second semiconductor layer 120. Gate regions 135a . . . 135d are arranged on the second semiconductor layer 120. The gate regions 135a . . . 135d may include metal and/or conductive semiconductor material such as doped polysilicon or p-doped GaN. The gate regions 135a . . . 135d may also include additional dielectric layers below the conductive gate region, e.g. similar to a MISFET (Metal-Insulator-FET). The conductivity between source and drain, e.g. between source region 125a and drain region 130, may be controlled by applying a voltage to the gate regions 135a . . . 135d, e.g. gate region 135b. An insulating layer 140, e.g. a Si3N4 or SiO2 layer, is formed on the second semiconductor layer 120.
The drain region 130, which may include one or several conductive parts formed of metal such as Ti/Al or doped semiconductor material, is electrically coupled to the carrier substrate 105 and includes a conductive part extending through the second semiconductor layer 120, the first semiconductor layer 115 and the buffer layer 110 to the carrier substrate 105. The source regions 125a, 125b are electrically coupled to a contact area, e.g. a contact pad, at the front side. This contact pad may also be formed as part of a multi-metal layer system arranged on top of the active area of the device. According to another example, the source regions are electrically coupled to the carrier substrate at a rear side and the drain regions are electrically coupled to a contact area, e.g. a contact pad, at the front side.
A thickness of the carrier substrate 105 is appropriately chosen to provide mechanical stability to the layer stack arranged thereon. In addition, the carrier substrate supports dissipation of heat generated in the device arranged thereon in an operation mode of the device. As an example, the thickness of a carrier substrate 105 made of Cu may be between 15 μm to 50 μm, in particular between 30 μm to 40 μm. A metal layer of a same or different material than carrier substrate 105 may also be formed on the front side opposite to the rear side where the carrier substrate 105 is formed. In this case, each one of the carrier substrate at the rear side and the metal layer at the front side may contribute to the mechanical stability and may each have a thickness between 10 μm to 40 μm, in one embodiment between 20 to 30 μm. The metal carrier substrate(s) improve dissipation of heat during operation mode of the power semiconductor device(s) formed thereon. Omitting the buffer layer 110 may improve heat dissipation since this buffer layer which supports growth of GaN layers on initial silicon substrates may decrease heat dissipation due to a high thermal boundary resistance.
In an OFF state, a vertical avalanche breakdown voltage between the second semiconductor layer 220, the first semiconductor layer 215 and the third semiconductor layer is set smaller than the lateral breakdown voltage between gate, e.g. gate region 235d, and drain, e.g. drain region 230. Thus a channel region of HEMT 200 located at an interface 250 between the first semiconductor layer 215 and the second semiconductor layer 220 may be prevented from damage due to hot carrier degradation or other electrical stress mechanisms.
As an example, a distance 1 between gate, e.g. gate region 235b, and drain, e.g. drain region 230, along a lateral direction 255 may be set larger than a thickness d of the first semiconductor layer 215 along a vertical direction 260 extending perpendicular to the lateral direction 255.
The concentration of dopants of the third semiconductor layer 245 may be chosen high enough to provide a beneficial ohmic contact to the carrier substrate 205, e.g. higher than 1017 cm−3, higher than 1018 cm−3 or even higher than 1019 cm−3. A conductivity type of the third semiconductor layer 245 may equal the conductivity type of the second semiconductor layer 220, e.g. both conductivity types being n-type or p-type. In another embodiment, the conductivity type of the third semiconductor layer 245 may differ from the conductivity type of the second semiconductor layer 220, e.g. the conductivity type of the third semiconductor layer 245 being p-type and the conductivity type of the second semiconductor layer being n-type.
On third semiconductor layer 345, a first semiconductor layer 315 similar to first semiconductor layers 115, 215 illustrated in
Gate regions 335a, 335b are arranged on the second semiconductor layer 320. The gate regions 335a, 335b may include metal and/or conductive semiconductor material such as doped polysilicon. The gate regions 335a, 335b may be congruent with the second semiconductor layer 320.
Source regions 325a, 325b are embedded in the first semiconductor layer 315, the source regions including a concentration of dopants higher than 1017 cm−3. The source regions 325a, 325b may be self-aligned to the second semiconductor layer 320 and the gate regions 325a, 325b.
A drift region 365 including a concentration of activated dopants higher than 1014 cm−3 extends through the first semiconductor layer 315. If the device is turned ON, the drift region provides a conductive path between the third semiconductor layer 345 and a channel region located at an interface 350 between the first semiconductor layer 315 and the second semiconductor layer 320. If the device is turned OFF, the drift region is partly depleted and contributes to the electrical isolation between source and drain. Shape and doping profile of the drift region may be chosen accordingly. The drift region 365 may include one doped semiconductor zone or a plurality of doped semiconductor zones overlapping each other in the vertical direction 360. In case of a plurality of doped and overlapping semiconductor zones, an average concentration within each of these zones may decrease in a direction from the third semiconductor layer 345 to the second semiconductor layer 320, for example, such as n−-type zone 366 and n-type zone 367 illustrated in
The conductivity between source and drain, i.e. between source region 325a and drift region 365, may be controlled by applying a voltage to the gate, i.e. gate region 335a. An insulating layer 340, e.g. a SiN or SiO2 layer, is formed on the second semiconductor layer 320 and the source regions 325a, 325b. Contact plugs 370a, 370b are formed within apertures of the insulating layer 340 and electrically couple the source regions 325a, 325b to a wiring level 375, e.g. a metal layer.
First avalanche regions 380a, 380b are formed within the first semiconductor layer 315, the first avalanche regions 380a, 380b being arranged opposite to the source, e.g. source regions 325a, 325b. The first avalanche regions 380a, 380b are in contact with the third semiconductor layer 345 and include an average concentration of activated dopants higher than 1017 cm−3.
In an OFF state, a vertical avalanche breakdown voltage between source, e.g. source region 325a, and drain, e.g. third semiconductor layer 345, is set smaller than the lateral breakdown voltage between gate, e.g. gate region 335b, and the drift zone 365, e.g. by appropriate choice of dimensions and dopant concentrations of first avalanche regions 380a, 380b. Thus a channel region of HEMT 300 located at the interface 250 between the first semiconductor layer 315 and the second semiconductor layer 320 may be prevented from damage by hot carrier degradation or other electrical stress mechanisms.
In one embodiment, a distance l1 between source, e.g. source region 325a, and an undepleted part of the drift region 365 along a lateral direction 355 may be set larger than a distance l2 between a top side of the first avalanche regions, e.g. first avalanche region 380a, and a bottom side of the source, e.g. source region 325a, along a vertical direction 360 extending perpendicular to the lateral direction 355.
A threshold voltage Vth of HEMT 300 may be adjusted by choice of the gate material, the thickness of the second semiconductor layer 320, the concentration of dopants within the second semiconductor layer 320 and piezo-electric effects, for example. HEMT 300 may be a depletion mode transistor (Vth<0V) or an enhancement mode transistor (Vth>0V).
Source regions 325a, 325b, drift region 365 and first avalanche regions 380a, 380b may be formed by implanting dopants such as Si, Ge or O into the first semiconductor layer 315, for example. These regions may also be formed by epitaxial regrowth, for example. These regions may also have a same conductivity type, e.g. an n-type.
HEMT 300 exhibits an improved avalanche robustness. As a further example of arrangement of source and drain, both of them may be electrically coupled at a front side and the avalanche regions 380a, 380b may be electrically coupled to a contact region at a front side of the semiconductor device via the carrier substrate, a lead frame and a bond wire.
In an OFF state, a vertical avalanche breakdown voltage between source, e.g. source region 425a, and drain, e.g. third semiconductor layer 445, is set smaller than the lateral breakdown voltage between gate, e.g. gate region 435b, and the drift region 465, e.g. by appropriate choice of dimensions and dopant concentrations of the first and second avalanche regions 480a, 480b, 482a, 482b. In one embodiment, a distance li between source, e.g. source region 425a, and an undepleted part of the drift region 465 along a lateral direction 455 may be set larger than a distance l2 between the first and second avalanche regions 480a, 480b, 482a, 482b along a vertical direction 460 extending perpendicular to the lateral direction 455. Thus a channel region of HEMT 400 located at the interface 450 between the first semiconductor layer 415 and the second semiconductor layer 420 may be prevented from damage by hot carrier degradation or other electrical stress mechanisms.
In an OFF state, a vertical avalanche breakdown voltage between source, e.g. source region 625a, and drain, e.g. third semiconductor layer 645, is set smaller than the lateral breakdown voltage between source, e.g. source region 625a, and the undepleted part of the drift zone 665, e.g. by appropriate choice of dimensions and dopant concentrations of the second avalanche regions 682a, 682b and the trench contacts. As an example, a distance l1 between source, e.g. source region 625a, and drift region 665 along a lateral direction 655 may be set larger than a distance l2 between the second avalanche regions 682a, 682b and the third semiconductor layer 645 along a vertical direction 660 extending perpendicular to the lateral direction 655.
At S100, a front side of a semiconductor body is attached to a first carrier, the semiconductor body including, in a sequence from a rear side to the front side, a semiconductor carrier substrate, a buffer layer including MN, a first semiconductor layer, in one embodiment made of Alx1Gay1Inz1N (x1+y1+z1=1, x1≧0, y1≧0, z1≧0) and a second semiconductor layer in one embodiment made of Alx2Gay2Inz2N (x2+y2+z2=1, x2>x1, y2≧0, z2≧0).
At S200, the semiconductor carrier substrate is removed from the rear side.
At S300, a metal substrate carrier is formed on the rear side.
The metal substrate carrier improves dissipation of heat generated during operation of a nitride semiconductor power device formed thereon.
Referring to the schematic cross-sectional view of
Referring to the schematic cross-sectional view of
Referring to the schematic cross-sectional view of
Referring to the schematic cross-sectional view of
Referring to the schematic cross-sectional view of
Further processes steps may follow to finalize nitride semiconductor power device including a metal substrate carrier for improved dissipation of heat during operation of the nitride semiconductor power device.
Referring to the schematic cross-sectional view of
As is illustrated in
Then, as illustrated in
Referring to the schematic cross-sectional view illustrated in
Referring to the schematic cross-sectional view illustrated in
Then, as illustrated in the schematic cross-sectional view of
Then, as illustrated in the schematic cross-sectional view of
The sequence of processes described with regard to
It is to be understood that the features of the various embodiments described herein may be combined with each other unless specifically noted otherwise.
Although specific embodiments have been illustrated and described herein, it will be appreciated by those of ordinary skill in the art that a variety of alternate and/or equivalent implementations may be substituted for the specific embodiments shown and described without departing from the scope of the present invention. This application is intended to cover any adaptions or variations of the specific embodiments discussed herein. Therefore, it is intended that this invention be limited only by the claims and the equivalents thereof.
Claims
1. A semiconductor device, comprising
- a carrier substrate including metal;
- a first semiconductor layer of Alx1Gay1Inz1N (x1+y1+z1=1, x1≧0, y1≧0, z1≧0) above the carrier substrate;
- a second semiconductor layer of Alx2Gay2Inz2N (x2+y2+z2=1, x2>x1, y2≧0, z2≧0) on the first semiconductor layer;
- a gate region on the second semiconductor layer; and
- a source region and a drain region, wherein one of these regions is electrically coupled to the carrier substrate and includes a conductive region extending through the first semiconductor layer.
2. The semiconductor device of claim 1, further comprising
- a third semiconductor layer including MN between the carrier substrate and the first semiconductor layer.
3. The semiconductor device of claim 1, further comprising
- a third semiconductor layer including Alx3Gay3Inz3N (x3+y3+z3=1, x2>x3, y3≧0, z3≧0) between the carrier substrate and the first semiconductor layer and in contact with the first semiconductor layer, the third semiconductor layer including an average concentration of dopants higher than 1017 cm−3.
4. The semiconductor device of claim 1, wherein
- the carrier substrate is made of Cu.
5. The semiconductor device of claim 1, wherein
- the conductive region includes a metal.
6. The semiconductor device of claim 1, wherein
- a distance between the gate region and the drain region along a lateral direction extending parallel to an interface between the first and second semiconductor layers is larger than a thickness of the first semiconductor layer along a vertical direction extending perpendicular to the interface.
7. The semiconductor device of claim 1, wherein
- both the source region and the drain region include doped semiconductor regions of a same conductivity type within the first semiconductor layer, an average concentration of dopants within each of these regions being higher than 1017 cm−3.
8. The semiconductor device of claim 7, wherein
- the second semiconductor layer is formed on a first part of the first semiconductor layer including the conductive region and is absent on a second part of the first semiconductor layer including the source region.
9. The semiconductor device of claim 7, further comprising
- a doped semiconductor region within the first semiconductor layer, wherein an average concentration of dopants of the doped semiconductor region is higher than 1017 cm−3, the doped semiconductor region being formed at a rear side of the first semiconductor layer and opposite to the source region at the front side of the first semiconductor layer.
10. The semiconductor device of claim 7, further comprising
- a doped semiconductor region within the first semiconductor layer, wherein an average concentration of dopants of the doped semiconductor region is higher than 1017 cm−3, the doped semiconductor region overlapping a bottom side of the source region.
11. The semiconductor device of claim 1, wherein
- the conductive region includes a doped epitaxial layer formed within an aperture of the first semiconductor layer.
12. A semiconductor device, comprising
- a carrier substrate;
- a first semiconductor layer of Alx1Gay1Inz1N (x1+y1+z1=1, x1≧0, y1≧0, z1≧0) above the carrier substrate;
- a second semiconductor layer of Alx2Gay2Inz2N (x2+y2+z2=1, x2>x1, y2≧0, z2≧0) on the first semiconductor layer;
- a gate region on the second semiconductor layer;
- a source region and a drain region; and
- a third semiconductor layer including Alx3Gay3Inz3N (x3+y3+z3=1, x2>x3, y3≧0, z3≧0) between the carrier substrate and the first semiconductor layer and in contact with the first semiconductor layer, the third semiconductor layer including an average concentration of dopants higher than 1017 cm−3.
13. The semiconductor device of claim 12, wherein
- one of the source region and the drain region is electrically coupled to the carrier substrate and includes a conductive region extending through the first semiconductor layer.
14. The semiconductor device of claim 12, wherein
- the carrier substrate at a rear side of the semiconductor device is electrically coupled to a contact region at a front side of the semiconductor device via a lead frame and a bond wire.
15. The semiconductor device of claim 12, wherein
- the carrier substrate includes at least one of doped Si, SiC, GaN, metal.
16. The semiconductor device of claim 12, further comprising
- a doped semiconductor region within the first semiconductor layer, wherein an average concentration of dopants of the doped semiconductor region is higher than 1017 cm−3, the doped semiconductor region being formed at a rear side of the first semiconductor layer opposite to the source region at a front side of the first semiconductor layer.
17. The semiconductor device of claim 12, further comprising
- a doped semiconductor region within the first semiconductor layer, wherein an average concentration of dopants of the doped semiconductor region is higher than 1017 cm−3, the doped semiconductor region overlapping a bottom side of the source region.
18. The semiconductor device of claim 12, wherein
- a distance between the gate region and the drain region along a lateral direction extending parallel to an interface between the first and second semiconductor layers is larger than a thickness of the first semiconductor layer along the vertical direction extending perpendicular to the interface.
19. The semiconductor device of claim 12, wherein
- the conductive region includes a doped epitaxial layer formed within an aperture of the first semiconductor layer.
20. The semiconductor device of claim 12, wherein
- the first semiconductor layer includes at least one of Fe, C, Mg.
21. A method for manufacturing a semiconductor device, comprising:
- attaching a front side of a semiconductor body to a first carrier, the semiconductor body including, in a sequence from a rear side to the front side, a semiconductor carrier substrate, a buffer layer including MN, a first semiconductor layer of Alx1Gay1Inz1N (x1+y1+z1=1, x1≧0, y1≧0, z1≧0) and a second semiconductor layer of Alx2Gay2Inz2N (x2+y2+z2=1, x2>x1, y2≧0, z2≧0);
- removing the semiconductor carrier substrate from the rear side;
- forming a metal substrate carrier on the rear side.
22. The method of claim 21, wherein
- forming the metal substrate carrier includes
- forming a seed layer of Cu on the rear side; and
- forming Cu on the rear side by galvanic plating.
23. The method of claim 21, wherein
- the semiconductor body comprises a third semiconductor layer including Alx3Gay3Inz3N (x3+y3+z3=1, x2>x3, y3≧0, z3≧0) between the carrier substrate and the first semiconductor layer and in contact with the first semiconductor layer, the third semiconductor layer including an average concentration of dopants higher than 1017 cm−3; the method further comprising
- removing the buffer layer after removal of the semiconductor carrier and before formation of the metal substrate carrier.
24. The method of claim 21, further comprising
- forming an aperture at least within the first semiconductor layer; and
- forming a conductive material within the aperture.
25. The method of claim 22, wherein
- forming the conductive material within the aperture includes forming a doped epitaxial semiconductor layer within the aperture.
Type: Application
Filed: Dec 17, 2009
Publication Date: Jun 23, 2011
Applicant: INFINEON TECHNOLOGIES AUSTRIA AG (Villach)
Inventors: Oliver Haeberlen (Villach), Walter Rieger (Arnoldstein), Christoph Kadow (Neuried), Markus Zundel (Egmating)
Application Number: 12/641,130
International Classification: H01L 29/778 (20060101); H01L 21/762 (20060101); H01L 21/02 (20060101); H01L 21/20 (20060101);