Methods of fabricating semiconductor devices having isolation regions formed from annealed oxygen ion implanted regions
Methods of fabricating a semiconductor device include forming a mask pattern on a semiconductor substrate and which exposes defined regions of the semiconductor substrate. Oxygen ions are implanted into the defined regions of the semiconductor substrate using the mask pattern as an ion implantation mask. The oxygen ion implanted regions of the semiconductor substrate are annealed at one or more temperatures in a range that is sufficiently high to form silicon oxide substantially throughout the oxygen ion implanted regions by reacting the implanted oxygen ions with silicon in the oxygen ion implanted regions, and that is sufficiently low to substantially prevent oxidation of the semiconductor substrate adjacent to the oxygen ion implanted regions.
Latest Samsung Electronics Patents:
- Display device packaging box
- Ink composition, light-emitting apparatus using ink composition, and method of manufacturing light-emitting apparatus
- Method and apparatus for performing random access procedure
- Method and apparatus for random access using PRACH in multi-dimensional structure in wireless communication system
- Method and apparatus for covering a fifth generation (5G) communication system for supporting higher data rates beyond a fourth generation (4G)
This application claims priority under 35 U.S.C. §119 to Korean Patent Application No. 10-2006-0043916, filed on May 16, 2006, the disclosure of which is hereby incorporated herein by reference in its entirety.
FIELD OF THE INVENTIONThe present invention relates to methods of fabricating semiconductor devices, and more particularly, to methods of forming isolation regions in semiconductor substrates between devices.
BACKGROUNDTo avoid interference among adjacent integrated circuit devices, it is desirable to utilize an isolation technique to electrically and/or structurally isolate the devices and conductive lines associated therewith. To increase integration density, it is desirable to reduce not only the dimensions of the discrete devices, but also the area and width of isolation regions between the devices. How the isolation regions are formed may limit integration density, may affect the reliability of the devices, and/or may affect the performance of the devices.
Trench isolation techniques, including shallow trench isolation (STI) techniques, are widely used to isolate integrated circuit devices. A trench isolation technique can include forming a hard mask pattern that exposes field regions and covers active regions of a semiconductor substrate. The exposed field regions can be etched using the hard mask pattern as an etching mask to form trenches in the semiconductor substrate. The trenches can then be filled with an insulating material to form an isolation structure between devices.
However, as integration density is increased, it may be desirable to reduce the pitch of the hard mask pattern and to narrow the associated widths of the trenches formed in the field regions. Consequently, the aspect ratio of the height divided by the width of the trenches typically increases with increased integration density. It can become increasingly difficult to fill narrow trenches having a high aspect ratio, which may lead to unwanted voids and discontinuities in the insulating regions.
SUMMARYIn accordance with some embodiments of the present invention, a method of fabricating a semiconductor device includes forming a mask pattern on a semiconductor substrate which exposes defined regions of the semiconductor substrate. Oxygen ions are implanted into the defined regions of the semiconductor substrate using the mask pattern as an ion implantation mask. The oxygen ion implanted regions of the semiconductor substrate are annealed at one or more temperatures in a range that is sufficiently high to form silicon oxide substantially throughout the oxygen ion implanted regions by reacting the implanted oxygen ions with silicon in the oxygen ion implanted regions, and that is sufficiently low to substantially prevent oxidation of the semiconductor substrate adjacent to the oxygen ion implanted regions.
The oxygen ion implanted regions may be steam annealed at one or more temperatures in a range of about 400° C. to about 800° C. The steam annealing may be carried out in an ambient gas including argon, nitrogen, hydrogen, and/or oxygen. Alternatively or additionally, the oxygen ion implanted regions may be annealed using a laser beam. Before annealing the oxygen ion implanted regions using a laser beam, the semiconductor substrate may be preheated to above about 100° C. and maintaining at or above that temperature while annealing to reduce a temperature gradient between the laser heated regions of the semiconductor substrate and peripheral regions of the semiconductor substrate.
A plurality of stacked silicon oxide regions may be formed in the semiconductor substrate by: implanting oxygen ions at a first dose and with a first energy into the defined regions of the semiconductor substrate; implanting oxygen ions at a second dose, which is lower than the first dose, and with a second energy, which is lower than the first energy, into the defined regions of the semiconductor substrate; and implanting oxygen ions at a third dose, which is lower than the second dose, and with a third energy, which is lower than the third energy, into the defined regions of the semiconductor substrate. The defined regions of the semiconductor substrate may then be annealed to formed stacked silicon oxide regions therein. The first dose may be selected to be sufficiently high so that when the impurity ions implanted at the first dose are annealed, the resulting first silicon oxide regions of at least two laterally adjacent ones of the defined regions of the semiconductor substrate extend into one another to form a continuous first silicon oxide region extending across the at least two adjacent ones of the defined regions.
The accompanying drawings, which are included to provide a further understanding of the invention and are incorporated in and constitute a part of this application, illustrate certain embodiments of the invention. In the drawings:
Embodiments of the present invention now will be described more fully hereinafter with reference to the accompanying drawings, in which embodiments of the invention are shown. This invention may, however, be embodied in many different forms and should not be construed as limited to the embodiments set forth herein. Rather, these embodiments are provided so that this disclosure will be thorough and complete, and will fully convey the scope of the invention to those skilled in the art. Like numbers refer to like elements throughout.
It will be understood that, although the terms first, second, etc. may be used herein to describe various elements, these elements should not be limited by these terms. These terms are only used to distinguish one element from another. For example, a first element could be termed a second element, and, similarly, a second element could be termed a first element, without departing from the scope of the present invention. As used herein, the term “and/or” includes any and all combinations of one or more of the associated listed items.
The terminology used herein is for the purpose of describing particular embodiments only and is not intended to be limiting of the invention. As used herein, the singular forms “a”, “an” and “the” are intended to include the plural forms as well, unless the context clearly indicates otherwise. It will be further understood that the terms “comprises” “comprising,” “includes” and/or “including” when used herein, specify the presence of stated features, integers, steps, operations, elements, and/or components, but do not preclude the presence or addition of one or more other features, integers, steps, operations, elements, components, and/or groups thereof.
Unless otherwise defined, all terms (including technical and scientific terms) used herein have the same meaning as commonly understood by one of ordinary skill in the art to which this invention belongs. It will be further understood that terms used herein should be interpreted as having a meaning that is consistent with their meaning in the context of this specification and the relevant art and will not be interpreted in an idealized or overly formal sense unless expressly so defined herein.
It will be understood that when an element such as a layer, region or substrate is referred to as being “on” or extending “onto” another element, it can be directly on or extend directly onto the other element or intervening elements may also be present. In contrast, when an element is referred to as being “directly on” or extending “directly onto” another element, there are no intervening elements present. It will also be understood that when an element is referred to as being “connected” or “coupled” to another element, it can be directly connected or coupled to the other element or intervening elements may be present. In contrast, when an element is referred to as being “directly connected” or “directly coupled” to another element, there are no intervening elements present.
Relative terms such as “below” or “above” or “upper” or “lower” or “horizontal” or “vertical” may be used herein to describe a relationship of one element, layer or region to another element, layer or region as illustrated in the figures. It will be understood that these terms are intended to encompass different orientations of the device in addition to the orientation depicted in the figures.
Embodiments of the invention are described herein with reference to cross-section illustrations that are schematic illustrations of idealized embodiments (and intermediate structures) of the invention. The thickness of layers and regions in the drawings may be exaggerated for clarity. Additionally, variations from the shapes of the illustrations as a result, for example, of manufacturing techniques and/or tolerances, are to be expected. Thus, embodiments of the invention should not be construed as limited to the particular shapes of regions illustrated herein but are to include deviations in shapes that result, for example, from manufacturing. For example, an implanted region illustrated as a rectangle will, typically, have rounded or curved features and/or a gradient of implant concentration at its edges rather than a discrete change from implanted to non-implanted region. Likewise, a buried region formed by implantation may result in some implantation in the region between the buried region and the surface through which the implantation takes place. Thus, the regions illustrated in the figures are schematic in nature and their shapes are not intended to illustrate the actual shape of a region of a device and are not intended to limit the scope of the invention.
Methods for fabricating silicon oxide isolation regions from oxygen ions implanted in a semiconductor substrate will now be described with reference to
Oxygen ions 26 are implanted into the defined regions 22 of the semiconductor substrate 20 using the mask pattern 24 as an ion implantation mask. The oxygen ion implanted regions 22 correspond to damage regions within the semiconductor substrate 20. The oxygen ions 26 may be implanted into the defined regions 22 of the semiconductor substrate 20 at a dosage in a range of about 1.0×1013 to about 1.0×1019 ions/cm2. However when the oxygen ions 26 are implanted at a dosage range of about 1.0×1014 to about 1.0×1015 ions/cm2, the resulting oxygen ion implanted regions 22 may react more completely with silicon in the regions to form improved silicon oxide isolation regions when annealed in accordance with some embodiments of the present invention that will be described below.
As will be discussed in more detail below, the oxygen ion implanted regions 22 are annealed at one or more temperatures in a range that is sufficiently high to form silicon oxide substantially throughout the oxygen ion implanted regions 22 by reacting the implanted oxygen ions with silicon in the regions 22 to form silicon oxide regions 30 (
In
However, when the mask pattern 24 is formed from a silicon oxide, silicon nitride, and/or silicon carbide material, the mask pattern 24 may remain on the semiconductor substrate 20 while annealing to inhibit oxidation of regions of the semiconductor substrate 20 which are covered by the mask pattern 24. The mask pattern 24 may then be removed after annealing of the oxygen ion implanted regions 22 is completed.
By annealing the oxygen ion implanted regions 22 with steam vapor 28, a relatively low temperature may be used to react the oxygen ions with the silicon in the oxygen ion implanted regions 22 to form the silicon oxide regions 30. Moreover, the oxygen ions 26 (
As an alternative or in addition to the steam annealing methods described with regard to
The laser beam 40 may be simultaneously applied to a relatively wide region of the semiconductor substrate 20 that includes a plurality of the oxygen ion implanted regions 22, as shown in
When the oxygen ion implanted regions 22 are heated with a laser beam to form the silicon oxide regions 30, the semiconductor substrate 20 may be preheated (e.g., within a furnace) before the laser beam is generated. Preheating the semiconductor substrate 20 reduces a relatively large temperature gradient that may otherwise result when the oxygen ion implanted regions 22 are rapidly heated by a laser beam to elevated temperatures while the peripheral portions of the semiconductor substrate 20 remain at about the same temperature as before the laser bean heated the oxygen ion implanted regions 22. The semiconductor substrate 20 may, for example, be preheated to above about 100° C. and maintained at one or more temperatures above about 100° C. while the oxygen ion implanted regions 22 are heated with a laser beam, thereby reducing the temperature gradient between the laser heated regions of the semiconductor substrate 20 and peripheral regions of the semiconductor substrate 20.
Methods for forming a plurality of stacked oxide isolation regions 50 at different depths and having different widths in the semiconductor substrate 20 will now be described with reference to
Referring to
As described above and shown in
The first, second, and third oxygen ion implanted regions 72, 82, and 92 may then be annealed using similar methods as describe above with regard to
Although various embodiments have been described in the context of forming three stacked silicon oxide regions by implanting oxygen ions at three different dosage and energy levels, it is to be understood that the invention is not limited thereto, and that any number of stacked silicon oxide regions may be formed by implanting oxygen ions at more or less different dosage and energy levels.
The stacked oxide isolation regions 50′ define an active region 100 in the semiconductor substrate 20. The active region 100 is isolated from other peripheral regions of the semiconductor substrate 20 by the first, second, and third silicon oxide regions 50a′, 50b, and 50c which surround the active region 100. Because the first silicon oxide regions 50a′ extends continuously across a bottom of the active region 100, the stacked oxide isolation regions 50′ form a silicon-on-insulator type structure.
The silicon oxide regions 112a-b define an active region 120 in the semiconductor substrate 20, and isolate the active region 120 from other peripheral regions of the semiconductor substrate 20.
In the drawings and specification, there have been disclosed typical embodiments of the invention and, although specific terms are employed, they are used in a generic and descriptive sense only and not for purposes of limitation, the scope of the invention being set forth in the following claims.
Claims
1. A method of fabricating a semiconductor device, the method comprising:
- forming a mask pattern on a semiconductor substrate that contains silicon and which exposes defined regions of the semiconductor substrate;
- implanting oxygen ions into the defined regions of the semiconductor substrate using the mask pattern as an ion implantation mask; and
- annealing the oxygen ion implanted regions of the semiconductor substrate at one or more temperatures in a range to form silicon oxide substantially throughout the oxygen ion implanted regions by reacting the implanted oxygen ions with the silicon in the oxygen ion implanted regions, and to substantially prevent oxidation of the semiconductor substrate adjacent to the oxygen ion implanted regions,
- wherein annealing the oxygen ion implanted regions of the semiconductor substrate comprises steam annealing the oxygen ion implanted regions at one or more temperatures in a range of about 400° to about 800° C., and generating a laser beam that heats the oxygen ion implanted regions to react the implanted oxygen ions with silicon in the oxygen ion implanted regions of the semiconductor substrate, and
- preheating the semiconductor substrate before generating the laser beam to reduce a temperature gradient between the laser heated regions of the semiconductor substrate and peripheral regions of the semiconductor substrate.
2. The method of claim 1, wherein annealing the oxygen ion implanted regions of the semiconductor substrate comprises:
- steam annealing the oxygen ion implanted regions in an ambient gas including argon, nitrogen, hydrogen, and/or oxygen.
3. The method of claim 2, wherein the concentration of a steam vapor to ambient gas while annealing has a molecular weight ratio in a range of about 5% to about 100%.
4. The method of claim 1, wherein generating a laser beam comprises controlling the laser beam to sequentially heat individual ones of the oxygen ion implanted regions to a sufficient temperature to react the implanted oxygen ions with silicon in the oxygen ion implanted regions while avoiding heating of adjacent regions of the semiconductor substrate to a temperature sufficient to cause oxidation of the adjacent regions of the semiconductor substrate.
5. The method of claim 1, wherein preheating the semiconductor substrate before generating the laser beam comprises preheating the semiconductor substrate to above about 100° C. and maintaining the semiconductor substrate at one or more temperatures above about 100° C. while generating the laser beam to reduce a temperature gradient between the laser heated regions of the semiconductor substrate and peripheral regions of the semiconductor substrate.
6. The method of claim 1, wherein generating a laser beam is carried out using a Nd Yttrium-Aluminum-Garnet (YAG) laser apparatus, a carbon dioxide laser apparatus, and/or an excimer laser apparatus.
7. The method of claim 1, wherein implanting oxygen ions comprises implanting the oxygen ions at a dosage range of about 1.0×1013 to about 1.0×1019 ions/cm2 into the defined regions of the semiconductor substrate using the mask pattern as an ion implantation mask.
8. The method of claim 7, wherein implanting oxygen ions comprises implanting the oxygen ions at a dosage range of about 1.0×1014 to about 1.0×1015 ions/cm2.
9. The method of claim 1, wherein forming a mask pattern comprises:
- forming a photoresist layer on the semiconductor substrate; and
- patterning the photoresist layer to form the mask pattern which exposes the oxygen ion implanted regions of the semiconductor substrate.
10. The method of claim 9, further comprising removing the photoresist layer after implanting the impurity ions and before annealing the defined implantation regions of the semiconductor substrate so that the photoresist layer does not contaminate the semiconductor substrate during the annealing.
11. The method of claim 1, wherein forming a mask pattern on a semiconductor substrate comprises:
- formed a mask layer from at least one of a silicon oxide layer, a silicon nitride layer, and a silicon carbide layer on the semiconductor substrate; and
- patterning the mask layer to form the mask pattern which exposes regions of the semiconductor substrate.
12. The method of claim 11, wherein annealing the oxygen ion implanted regions of the semiconductor substrate is carried out using the mask pattern to inhibit oxidation of regions of the semiconductor substrate covered by the mask pattern, and further comprising removing the mask pattern after annealing the defined implantation regions of the semiconductor substrate.
13. A method of fabricating a semiconductor device, the method comprising:
- forming a mask pattern on a semiconductor substrate that contains silicon and which exposes defined regions of the semiconductor substrate;
- implanting oxygen ions into the defined regions of the semiconductor substrate using the mask pattern as an ion implantation mask including by implanting oxygen ions at a first dose and with a first energy into the defined regions of the semiconductor substrate using the mask pattern as an ion implantation mask, implanting oxygen ions at a second dose and with a second energy into the defined regions of the semiconductor substrate using the mask pattern as an ion implantation mask, and implanting oxygen ions at a third dose and with a third energy into the defined regions of the semiconductor substrate using the mask pattern as an ion implantation mask, wherein the first, second, and third doses are different from one another and the first, second, and third energies are different from one another; and
- annealing the oxygen ion implanted regions of the semiconductor substrate at one or more temperatures in a range to form silicon oxide substantially throughout the oxygen ion implanted regions by reacting the implanted oxygen ions with the silicon in the oxygen ion implanted regions, and to substantially prevent oxidation of the semiconductor substrate adjacent to the oxygen ion implanted regions,
- wherein annealing the oxygen ion implanted regions of the semiconductor substrate comprises steam annealing the oxygen ion implanted regions at one or more temperatures in a range of about 400° to about 800° C.
14. The method of claim 13, wherein:
- the first dose is greater than the second dose;
- the second dose is greater than the third dose;
- the first energy is greater than the second energy; and
- the second energy is greater than the third energy.
15. The method of claim 14, wherein:
- the annealing is carried out after the oxygen ions are implanted at the first, second, and third doses;
- the annealing of the impurity ions implanted at the first dose and first energy forms a first silicon oxide region having a first depth and a first width in the semiconductor substrate;
- the annealing of the impurity ions implanted at the second dose and second energy forms a second silicon oxide region having a second depth, which is less than the first depth, and having a second width, which is less than the first width, in the semiconductor substrate; and
- the annealing of the impurity ions implanted at the third dose and third energy forms a third silicon oxide region having a third depth, which is less than the second depth, and having a third width, which is less than the second width, in the semiconductor substrate.
16. The method of claim 15, wherein the first dose is selected to be sufficiently high so that when the impurity ions implanted at the first dose are annealed, the resulting first silicon oxide regions of at least two laterally adjacent ones of the defined regions of the semiconductor substrate extend into one another to form a continuous first silicon oxide region extending across the at least two adjacent ones of the defined regions.
17. A method of fabricating a semiconductor device, the method comprising:
- forming a mask pattern on a semiconductor substrate that contains silicon and which exposes defined regions of the semiconductor substrate;
- implanting oxygen ions into the defined regions of the semiconductor substrate using the mask pattern as an ion implantation mask including by implanting oxygen ions at a first dose and with a first energy into the defined regions of the semiconductor substrate using the mask pattern as an ion implantation mask, and implanting oxygen ions at a second dose, which is different than the first dose, and with a second energy, which is different from the first energy, into the defined regions of the semiconductor substrate using the mask pattern as an ion implantation mask, wherein the first dose of the implanted oxygen ions is greater than the second dose of the implanted oxygen ions, and wherein the first energy of the implanted oxygen ions is greater than the second energy of the implanted oxygen ions; and
- annealing the oxygen ion implanted regions of the semiconductor substrate at one or more temperatures in a range to form silicon oxide substantially throughout the oxygen ion implanted regions by reacting the implanted oxygen ions with the silicon in the oxygen ion implanted regions, and to substantially prevent oxidation of the semiconductor substrate adjacent to the oxygen ion implanted regions,
- wherein annealing the oxygen ion implanted regions of the semiconductor substrate comprises steam annealing the oxygen ion implanted regions at one or more temperatures in a range of about 400° to about 800° C. and
- wherein:
- the annealing is carried out after the oxygen ions are implanted at the first and second doses;
- the annealing of the impurity ions implanted at the first dose and first energy forms a first silicon oxide region having a first depth and a first width in the semiconductor substrate; and
- the annealing of the impurity ions implanted at the second dose and second energy forms a second silicon oxide region having a second depth, which is less than the first depth, and having a second width, which is less than the first width, in the semiconductor substrate.
5795627 | August 18, 1998 | Mehta et al. |
6576558 | June 10, 2003 | Lin et al. |
7442586 | October 28, 2008 | Dyer et al. |
20030186511 | October 2, 2003 | Yiu et al. |
20030194846 | October 16, 2003 | Hovel et al. |
20070190739 | August 16, 2007 | Zundel et al. |
05-326691 | December 1993 | JP |
5-326691 | December 1993 | JP |
06-291179 | October 1994 | JP |
1020050066612 | June 2005 | JP |
0143709 | August 1998 | KR |
2000-0004535 | January 2000 | KR |
- Korean Intellectual Property Office Action for Korean application 10-2006-0043916; dated Feb. 22, 2007.
- English translation of Korean Intellectual Property Office Action for Korean application 10-2006-0043916; dated Feb. 22, 2007.
- Korean Notice of Allowability, KR 10-2006-0043916, Aug. 9, 2007.
Type: Grant
Filed: Feb 7, 2007
Date of Patent: Aug 24, 2010
Patent Publication Number: 20070269957
Assignee: Samsung Electronics Co., Ltd. (Gyeonggi-do)
Inventors: Yong-Won Cha (Gyeonggi-do), Dae-Lok Bae (Gyeonggi-do)
Primary Examiner: W. David Coleman
Assistant Examiner: Su C Kim
Attorney: Myers Bigel Sibley & Sajovec, P.A.
Application Number: 11/703,316
International Classification: H01L 21/76 (20060101);