Thin-film Transistor (epo) Patents (Class 257/E29.273)

  • Publication number: 20120273788
    Abstract: This invention generally relates to a patterned substrate for an electronic device and to electronic devices, device arrays, field effect transistors and transistor arrays comprising the patterned substrate. The invention also relates to a logic circuit, display, memory or sensor device comprising the patterned substrate. Further the invention relates to a method of patterning a substrate for an electronic device. In an embodiment, a patterned substrate for an electronic device comprises: a first body having an edge; a second body comprising an elongate plurality of printed droplets having an edge adjacent to and substantially aligned to said first body edge; and a separation between said first body edge and said second body edge, wherein said elongate plurality of printed droplets is at an angle of about 5 degrees to about 90 degrees to said first body edge.
    Type: Application
    Filed: July 29, 2010
    Publication date: November 1, 2012
    Inventors: Henning Sirringhaus, Mario Carioni, Enrico Gili
  • Publication number: 20120273789
    Abstract: An embodiment of the disclosed technology discloses an array substrate comprising: a base substrate; a first layer transparent common electrode formed on the base substrate; a gate metal common electrode formed on the first layer transparent common electrode; an insulation layer formed on the gate metal common electrode, with via holes being formed in the insulation layer; and a second layer transparent common electrode formed on the insulation layer. A side portion of via holes is in contact with the gate metal common electrode, another side portion is in contact with the first layer transparent common electrode, such that the second layer transparent common electrode is connected electrically with the first layer transparent common electrode and the gate metal common electrode in the via holes.
    Type: Application
    Filed: April 27, 2012
    Publication date: November 1, 2012
    Applicant: BOE TECHNOLOGY GROUP CO., LTD
    Inventors: Guanboa HUI, Seungjin CHOI, Feng ZHANG
  • Publication number: 20120273786
    Abstract: The problem to be solved by the present invention is to provide such an organic surface protective layer composition that a thin and uniform protective layer can be formed on a surface of an organic layer, that the formed protective layer can easily be removed by etching, and that it can inhibit the alteration of the organic compound presenting in the surface of the organic layer exposed by the etching. Means for solving the problem is an organic surface protective layer composition containing (A) a metal alkoxide, (B) a stabilizer for the metal alkoxide and (C) an organic solvent capable of dissolving the metal alkoxide.
    Type: Application
    Filed: October 27, 2010
    Publication date: November 1, 2012
    Applicant: SUMITOMO CHEMICAL COMPANY, LIMITED
    Inventor: Isao Yahagi
  • Patent number: 8299516
    Abstract: A vertical thin film transistor and a method for manufacturing the same and a display device including the vertical thin film transistor and a method for manufacturing the same are disclosed. The vertical thin film transistor is applied to a substrate. In the present invention, a gate layer of the vertical thin film transistor is formed to have a plurality of concentric annular structures and the adjacent concentric annular structures are linked. By the concentric annular structures of the gate electrode layer, resistance to stress and an on-state current of the vertical thin film transistor can be increased.
    Type: Grant
    Filed: February 1, 2010
    Date of Patent: October 30, 2012
    Assignee: Chunghwa Picture Tubes, Ltd.
    Inventors: Shou-cheng Weng, Huai-an Li, Chi-neng Mo
  • Patent number: 8299558
    Abstract: A Schottky barrier diode comprises a doped guard ring having a doping of a second conductivity type in a semiconductor-on-insulator (SOI) substrate. The Schottky barrier diode further comprises a first-conductivity-type-doped semiconductor region having a doping of a first conductivity type, which is the opposite of the second conductivity type, on one side of a dummy gate electrode and a Schottky barrier structure surrounded by the doped guard ring on the other side. A Schottky barrier region may be laterally surrounded by the dummy gate electrode and the doped guard ring. The doped guard ring includes an unmetallized portion of a gate-side second-conductivity-type-doped semiconductor region having a doping of a second conductivity type. A Schottky barrier region may be laterally surrounded by a doped guard ring including a gate-side doped semiconductor region and a STI-side doped semiconductor region. Design structures for the inventive Schottky barrier diode are also provided.
    Type: Grant
    Filed: August 3, 2011
    Date of Patent: October 30, 2012
    Assignee: International Business Machines Corporation
    Inventors: Alan B. Botula, Alvin J. Joseph, Alan F. Norris, Robert M. Rassel, Yun Shi
  • Patent number: 8299466
    Abstract: Embodiments of the present invention generally relate to a TFT and a method for its fabrication. The TFT disclosed herein is a silicon based TFT in which the active channel comprises amorphous silicon. Over the amorphous silicon, multiple layers of doped silicon are deposited in which the resistivity of the doped silicon layers is higher at the interface with the amorphous silicon layer as compared to the interface with the source and drain electrodes. Alternatively, a single doped silicon layer is deposited over the amorphous silicon in which the properties of the single doped layer change throughout the thickness. It is better to have a lower resistivity at the interface with the source and drain electrodes, but lower resistivity usually means less substrate throughput. By utilizing multiple or graded layers, low resistivity can be achieved. The embodiments disclosed herein include low resistivity without sacrificing substrate throughput.
    Type: Grant
    Filed: October 28, 2010
    Date of Patent: October 30, 2012
    Assignee: Applied Materials, Inc.
    Inventors: Gaku Furuta, Soo Young Choi, Omori Kenji
  • Publication number: 20120267633
    Abstract: A semiconductor apparatus having a substrate and a laminate structure formed on the substrate, the laminate structure including an insulating film made of a metal oxide and a semiconductor thin film, both the insulating film and the semiconductor thin film being crystallized.
    Type: Application
    Filed: June 28, 2012
    Publication date: October 25, 2012
    Applicant: SONY CORPORATION
    Inventors: Naoki Hayashi, Toshiaki Arai
  • Publication number: 20120267622
    Abstract: Stable electrical characteristics are given to a transistor and a highly reliable semiconductor device is provided. In addition, an oxide material which enables manufacture of such a semiconductor device is provided. An oxide film is used in which two or more kinds of crystalline portions which are different from each other in a direction of an a-axis or a direction of a b-axis in an a-b plane (or the top surface, or the formation surface) are included, and each of the crystalline portions is c-axis aligned, has at least one of triangular atomic arrangement and hexagonal atomic arrangement when seen from a direction perpendicular to the a-b plane, a top surface, or a formation surface, includes metal atoms arranged in a layered manner, or metal atoms and oxygen atoms arranged in a layered manner along the c-axis, and is expressed as In2SnZn2O7(ZnO)m (m is 0 or a natural number).
    Type: Application
    Filed: April 11, 2012
    Publication date: October 25, 2012
    Applicant: SEMICONDUCTOR ENERGY LABORATORY CO., LTD.
    Inventors: Shunpei YAMAZAKI, Motoki NAKASHIMA
  • Publication number: 20120267621
    Abstract: A thin film transistor is provided. The thin film transistor includes a substrate, a gate, a gate insulating layer, a source and a drain, a channel layer, and first and second patterned passivation layers. The gate is disposed on the substrate. The gate insulating layer is disposed on the gate. The source and the drain are disposed on the gate insulating layer. The channel layer is disposed above or under the source and the drain, wherein a portion of the channel layer is exposed between the source and the drain. The first patterned passivation layer is disposed on the portion of the channel layer, wherein the first patterned passivation layer includes metal oxide, and the first patterned passivation layer has a thickness ranging from 50 angstroms to 300 angstroms. The second patterned passivation layer covers the first patterned passivation layer, the gate insulating layer, and the source and the drain.
    Type: Application
    Filed: June 20, 2011
    Publication date: October 25, 2012
    Applicant: AU OPTRONICS CORPORATION
    Inventors: Chia-Hsiang Chen, Ming-Chin Hung, Chun-Hao Tu, Wei-Ting Lin, Jiun-Jye Chang
  • Patent number: 8294150
    Abstract: Provided may be a panel structure, a display device including the panel structure, and methods of manufacturing the panel structure and the display device. Via holes for connecting elements of the panel structure may be formed by performing one process. For example, via holes for connecting a transistor and a conductive layer spaced apart from the transistor may be formed by performing only one process.
    Type: Grant
    Filed: October 8, 2009
    Date of Patent: October 23, 2012
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Kyung-bae Park, Myung-kwan Ryu, Kee-chan Park, Jong-baek Seon
  • Publication number: 20120261655
    Abstract: Inorganic semiconducting compounds, composites and compositions thereof, and related device structures.
    Type: Application
    Filed: January 16, 2012
    Publication date: October 18, 2012
    Applicant: Northwestern University
    Inventors: Tobin J. Marks, Antonio Facchetti, Lian Wang, Myung-Han Yoon, Yu Yang
  • Publication number: 20120261671
    Abstract: It is an object of the present invention to provide a technique to manufacture a highly reliable display device at a low cost with high yield. A display device according to the present invention includes a semiconductor layer including an impurity region of one conductivity type; a gate insulating layer, a gate electrode layer, and a wiring layer in contact with the impurity region of one conductivity type, which are provided over the semiconductor layer; a conductive layer which is formed over the gate insulating layer and in contact with the wiring layer; a first electrode layer in contact with the conductive layer; an electroluminescent layer provided over the first electrode layer; and a second electrode layer, where the wiring layer is electrically connected to the first electrode layer with the conductive layer interposed therebetween.
    Type: Application
    Filed: June 29, 2012
    Publication date: October 18, 2012
    Applicant: SEMICONDUCTOR ENERGY LABORATORY CO., LTD.
    Inventors: Kengo AKIMOTO, Hisashi Ohtani, Misako Hirosue
  • Publication number: 20120262642
    Abstract: According to the first aspect of the present invention, a drain electrode and a pixel electrode are electrically connected to each other on a protective film formed on a semiconductor active layer, and thereby it is possible to easily connect the drain electrode and the pixel electrode to each other and to improve a yield.
    Type: Application
    Filed: March 27, 2012
    Publication date: October 18, 2012
    Applicant: Toppan Printing Co., Ltd.
    Inventors: Noriaki IKEDA, Chihiro Imamura, Manabu Ito
  • Publication number: 20120261667
    Abstract: A display device according to the present invention includes a barrier layer formed over the transistor and a planarization layer formed over the barrier layer. The planarization layer has an opening and an edge portion of the planarization layer formed at the opening of the planarization layer is rounded. Further, a resin film is formed over the planarization layer and in the opening of the planarization layer, and the resin film also has an opening and an edge portion of the resin film formed at the opening of the resin film is rounded. A light emitting member is formed over the resin film.
    Type: Application
    Filed: June 25, 2012
    Publication date: October 18, 2012
    Applicant: SEMICONDUCTOR ENERGY LABORATORY CO., LTD.
    Inventors: Shunpei YAMAZAKI, Satoshi Murakami, Mitsuaki Osame
  • Publication number: 20120261664
    Abstract: A semiconductor memory device including a bit line, a word line, a transistor, and a capacitor is provided. The transistor includes source and drain electrodes; an oxide semiconductor film in contact with at least both top surfaces of the source and drain electrodes; a gate insulating film in contact with at least a top surface of the oxide semiconductor film; a gate electrode which overlaps with the oxide semiconductor film with the gate insulating film provided therebetween; and an insulating film covering the source and drain electrodes, the gate insulating film, and the gate electrode. The transistor is provided in a mesh of a netlike conductive film when seen from the above. Here, the drain electrode and the netlike conductive film serve as one and the other of a pair of capacitor electrodes of the capacitor. A dielectric film of the capacitor includes at least the insulating film.
    Type: Application
    Filed: April 11, 2012
    Publication date: October 18, 2012
    Applicant: SEMICONDUCTOR ENERGY LABORATORY CO., LTD.
    Inventor: Toshihiko Saito
  • Publication number: 20120261666
    Abstract: A method of manufacturing a thin film transistor array substrate and a structure of the same are disclosed. The manufacturing method merely requires two steps of mask fabrication to accomplish the manufacture of thin film transistor array, in which the manufacturing method utilizes a first mask fabrication step to define a pattern of a source electrode and a drain electrode of the thin film transistor, and a partially-exposed dielectric layer, and utilizes a second mask fabrication step to define an arrangement of a transparent conductive layer. The manufacturing method and structure can dramatically reduce the manufacturing cost of masks and simplify the whole manufacturing process.
    Type: Application
    Filed: May 21, 2011
    Publication date: October 18, 2012
    Applicant: CHUNGHWA PICTURE TUBES, LTD.
    Inventors: WEI-PANG YEN, Hsien-kun Chiu, Chan-chang Liao, Chao-huan Hsu
  • Publication number: 20120261755
    Abstract: A pixel structure disposed on a substrate including a thin film transistor (TFT), a passivation layer, and a pixel electrode is provided. The TFT includes a gate, a dielectric layer, a channel layer, and a source/drain sequentially disposed on the substrate. The source/drain is disposed on a portion of the channel layer and has a semiconductor layer, a barrier layer and a metal layer. The barrier layer is disposed on a portion of the semiconductor layer. The metal layer is disposed on the barrier layer. The barrier layer is in contact with the semiconductor layer and the metal layer. Both of the metal layer and the barrier layer are positioned within a projection area of the semiconductor layer. The passivation layer covers the TFT and the dielectric layer and has a first opening exposing the source/drain. The pixel electrode is electrically connected to the TFT through the first opening.
    Type: Application
    Filed: May 22, 2012
    Publication date: October 18, 2012
    Applicant: AU OPTRONICS CORPORATION
    Inventors: Po-Lin Chen, Chun-Nan Lin, Shu-Feng Wu, Wen-Ching Tsai
  • Patent number: 8288832
    Abstract: A method for controlling the morphology of deposited silicon on a layer of silicon dioxide and semiconductor devices incorporating such deposited silicon are provided. The method comprises the steps of: providing a layer of silicon dioxide; implanting hydrogen ions into the layer of silicon dioxide by plasma source ion implantation; and forming a layer of polycrystalline silicon on the layer of silicon dioxide.
    Type: Grant
    Filed: June 28, 2000
    Date of Patent: October 16, 2012
    Assignee: Micron Technology, Inc.
    Inventor: David L. Chapek
  • Patent number: 8288774
    Abstract: A dual gate layout of a thin film transistor of liquid crystal display to alleviate dark current leakage is disclosed. The layout includes (1) a polysilicon on a substrate having a shaped of L- or of snake from top-view, having a heavily doped source region, a first lightly doped region, a first gate channel, a second lightly doped region, a second gate channel, a third lightly doped region and a heavily doped drain region formed in order therein; (2) a gate oxide layer formed on the poly-Si layer and the substrate, (3) a gate metal layer then formed on the gate oxide layer having a scanning line and an extension portion with a L-shaped or an I-shaped. The gate metal intersects with the poly-Si layer thereto define the forgoing gate channels. Among of gate channels, at least one is along the signal line through a source contact.
    Type: Grant
    Filed: January 12, 2012
    Date of Patent: October 16, 2012
    Assignee: Au Optronics Corp.
    Inventors: Wein-Town Sun, Chun-Sheng Li, Jian-Shen Yu
  • Publication number: 20120256176
    Abstract: A thin film transistor (TFT) including a substrate; a gate electrode formed over the substrate, an active layer insulated from the gate electrode by using a gate insulation film; an etch stop layer which is formed over the active layer and includes first and second holes for exposing the active layer; a first electrode; and a second electrode including a first part and a second part. The first part is formed over the etch stop layer, and the second part is received in the second hole, contacts the active layer directly, and connects the first part to the active layer. At least one portion of the first part of the second electrode overlaps with the gate electrode. The second part of the second electrode does not overlap with and is separated from the gate electrode.
    Type: Application
    Filed: March 8, 2012
    Publication date: October 11, 2012
    Applicant: SAMSUNG MOBILE DISPLAY CO., LTD.
    Inventors: Hui-Won Yang, Eun-Hyun Kim
  • Publication number: 20120256179
    Abstract: To provide a transistor having a favorable electric characteristics and high reliability and a display device including the transistor. The transistor is a bottom-gate transistor formed using an oxide semiconductor for a channel region. An oxide semiconductor layer subjected to dehydration or dehydrogenation through heat treatment is used as an active layer. The active layer includes a first region of a superficial portion microcrystallized and a second region of the rest portion. By using the oxide semiconductor layer having such a structure, a change to an n-type, which is attributed to entry of moisture to the superficial portion or elimination of oxygen from the superficial portion, and generation of a parasitic channel can be suppressed. In addition, contact resistance between the oxide semiconductor layer and source and drain electrodes can be reduced.
    Type: Application
    Filed: June 20, 2012
    Publication date: October 11, 2012
    Applicant: SEMICONDUCTOR ENERGY LABORATORY CO., LTD.
    Inventors: Shunpei YAMAZAKI, Masayuki SAKAKURA, Ryosuke WATANABE, Junichiro SAKATA, Kengo AKIMOTO, Akiharu MIYANAGA, Takuya HIROHASHI, Hideyuki KISHIDA
  • Publication number: 20120256182
    Abstract: A thin film transistor having a crystalline silicon film that is formed by irradiating an amorphous silicon film with a light beam through a photothermal conversion layer and an insulating film to provide the amorphous silicon film with heat treatment.
    Type: Application
    Filed: June 21, 2012
    Publication date: October 11, 2012
    Applicant: SONY CORPORATION
    Inventors: Toshiaki Arai, Yoshio Inagaki
  • Publication number: 20120256184
    Abstract: A switching element (a semiconductor device) (18) having a top gate electrode (21) and a bottom gate electrode (23) is provided with a silicon layer (a semiconductor layer) (SL) that is arranged between the top gate electrode (21) and the bottom gate electrode (a light-shielding film) (23) and that has a source region (24), a drain region (28), a channel region (26), and low-concentration impurity regions (25, 27). Furthermore, the bottom gate electrode (23) is arranged so as to overlap the channel region (26), a part of the low-concentration impurity region (25), which is adjacent to the source region (24), and a part of the low-concentration impurity region (27), which is adjacent to the drain region (18). The bottom gate electrode (23) is controlled so as to have a prescribed potential.
    Type: Application
    Filed: November 2, 2010
    Publication date: October 11, 2012
    Applicant: SHARP KABUSHIKI KAISHA
    Inventors: Seiji Kaneko, Hidehito Kitakado
  • Publication number: 20120256167
    Abstract: The graphene electronic device may include a gate oxide on a conductive substrate, the conductive substrate configured to function as a gate electrode, a pair of first metals on the gate oxide, the pair of the first metals separate from each other, a graphene channel layer extending between the first metals and on the first metals, and a source electrode and a drain electrode on both edges of the graphene channel layer.
    Type: Application
    Filed: September 2, 2011
    Publication date: October 11, 2012
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Jin-seong Heo, Hyun-jong Chung, Sun-ae Seo, Sung-hoon Lee, Hee-jun Yang
  • Publication number: 20120256183
    Abstract: Embodiments of the disclosed technology provide to a thin film transistor array substrate comprising a first base substrate; a gate line formed on the first base substrate; and two data lines separately formed on the first base substrate; wherein the two data lines are located on both sides of the gate line respectively in the direction of data signal transmission but do not overlap with the gate line. The two data lines can be electrically connected through conductive elements for transmitting data signals.
    Type: Application
    Filed: April 6, 2012
    Publication date: October 11, 2012
    Applicant: BOE TECHNOLOGY GROUP CO., LTD.
    Inventor: Mi ZHANG
  • Publication number: 20120248450
    Abstract: The present invention provides an active matrix substrate that is capable of reliably connecting a plurality of conductive layers that are arranged with an insulating layer therebetween. The active matrix substrate of the present invention has a first conductive layer (CS) and a second conductive layer (30), and an insulating layer (22) formed to cover the first conductive layer (CS) is provided. The first conductive layer (CS) has an end portion (CS1) formed to protrude within an opening portion (H1) formed in the insulating layer (22), and the second conductive layer (30) is provided to cover at least a part of the edge of the opening portion (H1) and to be connected directly to the end portion (CS1) of the first conductive layer (CS) within the opening portion (H1).
    Type: Application
    Filed: November 2, 2010
    Publication date: October 4, 2012
    Applicant: SHARP KABUSHIKI KAISHA
    Inventors: Takeshi Yaneda, Hiromitsu Katsui, Wataru Nakamura
  • Publication number: 20120248444
    Abstract: According to this disclosure of a thin film transistor array panel and the manufacturing method thereof, dams have a function of forming a light blocking member by an inkjet printing method and are formed along with color filters. Spacers are formed by the inkjet printing method along with the light blocking member and color filters. Advantages of this panel and its manufacturing method are a reduction in an alignment error of the light blocking member and the color filters, reduced manufacturing cost, and a simplified manufacturing.
    Type: Application
    Filed: January 18, 2012
    Publication date: October 4, 2012
    Inventors: Yoon Ho KANG, Sang-Uk Lim, Young-Soo Yoon, Woo Sub Shim
  • Publication number: 20120249937
    Abstract: The present invention relates to a display device and a method for manufacturing the display device. The display device includes at least one partition formed on a lower display panel. A color filter may fill a region defined by the partitions. A first upper passivation layer is formed on the color filter, and a second upper passivation layer is formed on the first upper passivation layer and the partitions such that the LCD structure is planarized. In the display device, the height of the partition is sufficiently high to prevent mixing of the colors of neighboring pixel filters, and the process margin of the spacer and the light blocking member may be ensured. The partitions can be formed with multiple layers having different widths such that the mixture of colors between the neighboring pixels may be prevented, and the color reproducibility may be increased.
    Type: Application
    Filed: June 11, 2012
    Publication date: October 4, 2012
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Gwan-Soo KIM, Jae-Hoon KIM, Seong-Gyu KWON, Tae-Gee MIN, Sang-Hun LEE, Yi-Seop SHIM, Sun-Young CHANG
  • Publication number: 20120248449
    Abstract: A thin film transistor includes a multi-coaxial silicon nanowire unit including a plurality of coaxial silicon nanowires on a substrate, the multi-coaxial silicon nanowire unit including a central portion and end portions of the central portion; a gate electrode on the central portion; and a source electrode and a drain electrode on the respective end portions, respectively, so as to electrically connect to the multi-coaxial silicon nanowire unit.
    Type: Application
    Filed: June 13, 2012
    Publication date: October 4, 2012
    Applicant: LG Display Co., Ltd.
    Inventors: Gee-Sung Chae, Mi-Kyung Park
  • Publication number: 20120248431
    Abstract: A transistor array substrate includes a substrate, a plurality of scan lines, a plurality of data lines and a plurality of pixel units. The scan lines and the data lines are all disposed on the substrate. Each pixel unit includes a transistor and a pixel electrode. The transistor is electrically connected to the pixel electrodes, the scan lines and the data lines. Each transistor includes a gate, a drain, a source, a metal-oxide-semiconductor layer and a channel protective layer. A channel gap exists between the drain and the source. The metal-oxide-semiconductor layer has a pair of side edges opposite to each other and the side edges are located at two ends of the channel gap. The channel protective layer covers the metal-oxide-semiconductor layer in the channel gap and protrudes from the side edges of the metal-oxide-semiconductor layer.
    Type: Application
    Filed: July 15, 2011
    Publication date: October 4, 2012
    Inventors: Ya-Huei HUANG, Kuan-Yu Chen, Ying-Hui Chen, Te-Yu Chen
  • Publication number: 20120248443
    Abstract: An active matrix substrate includes a plurality of scanning lines (11a) extending parallel to each other; a plurality of signal lines (16a) extending parallel to each other in a direction crossing the scanning lines (11a); a plurality of TFTs (5) each provided at each of intersections of the scanning lines (11a) and the signal lines (16a), and each including a semiconductor layer (4a); and a coating type insulating layer formed between each of the scanning lines (11a) and each of the signal lines (16a). A plurality of openings (15a) are formed in the insulating layer such that each of the semiconductor layers (4a) is exposed, and at least part of a peripheral end of the opening (15a) of the insulating layer is positioned on an inner side relative to each of peripheral ends of the semiconductor layers (4a).
    Type: Application
    Filed: December 7, 2010
    Publication date: October 4, 2012
    Applicant: Sharp Kabushiki Kaisha
    Inventors: Hiromitsu Katsui, Wataru Nakamura
  • Publication number: 20120248448
    Abstract: An insulating film provided between adjacent pixels is referred to as a bank, a partition, a barrier, an embankment or the like, and is provided above a source wiring or a drain wiring for a thin film transistor, or a power supply line. In particular, at an intersection portion of these wirings provided in different layers, a larger step is formed there than in other portions. Even in a case that the insulating film provided between adjacent pixels is formed by a coating method, there is a problem that thin portions are partially formed due to this step and the withstand pressure is reduced. In the present invention, a dummy material is arranged near the large step portion, particularly, around the intersection portion of wirings, so as to alleviate unevenness formed thereover. The upper wring and the lower wiring are arranged in a misaligned manner so as not to align the end portions.
    Type: Application
    Filed: April 11, 2012
    Publication date: October 4, 2012
    Applicant: SEMICONDUCTOR ENERGY LABORATORY CO., LTD.
    Inventors: Masayuki Sakakura, Shunpei Yamazaki
  • Publication number: 20120248446
    Abstract: Embodiments of the disclosed technology provide an amorphous oxide thin film transistor (TFT), a method for preparing an amorphous oxide TFT, and a display panel. The amorphous oxide thin film transistor includes: a gate electrode, a gate insulating layer, a semiconductor active layer, a source electrode and a drain electrode. The semiconductor active layer comprises a channel layer and an ohmic contact layer, and the channel layer has a greater content of oxygen than the ohmic contact layer; the channel layer contacts the gate insulating layer, and the ohmic contact layer comprises two separated ohmic contact regions, one of which contacts the source electrode and the other of which contacts the drain electrode.
    Type: Application
    Filed: March 23, 2012
    Publication date: October 4, 2012
    Applicant: BOE TECHNOLOGY GROUP CO., LTD.
    Inventors: Xiaodi LIU, Li SUN, Haijing CHEN
  • Publication number: 20120248451
    Abstract: A field-effect transistor includes a substrate; a source electrode, a drain electrode, and a gate electrode that are formed on the substrate; a semiconductor layer by which a channel is formed between the source electrode and the drain electrode when a predetermined voltage is applied to the gate electrode; and a gate insulating layer provided between the gate electrode and the semiconductor layer. The gate insulating layer is formed of an amorphous composite metal oxide insulating film including one or two or more alkaline-earth metal elements and one or two or more elements selected from a group consisting of Ga, Sc, Y, and lanthanoid except Ce.
    Type: Application
    Filed: December 22, 2010
    Publication date: October 4, 2012
    Inventors: Yuji Sone, Naoyuki Ueda, Yuki Nakamura, Yukiko Abe
  • Patent number: 8278161
    Abstract: A thin film transistor array substrate and a fabricating method are disclosed. A gate line and a data line cross each other and a thin film transistor (TFT) is provided at the intersection between the gate and data lines. A protective film covers the data line and the thin film transistor and has a contact hole exposing a drain electrode of the TFT. A pixel electrode is connected, via the contact hole, to the drain electrode of the TFT. A storage capacitor includes a gate insulating film between the pixel electrode and the gate line and/or a common line. Some or all of the protective film within the storage capacitor is removed such that the storage capacitor contains no protective film or a layer of protective film that is thinner than the portion covering the TFT.
    Type: Grant
    Filed: January 24, 2008
    Date of Patent: October 2, 2012
    Assignee: LG Display Co., Ltd.
    Inventors: Sung Jin Kim, Woo Young Choi
  • Publication number: 20120241743
    Abstract: A thin film transistor (TFT) and a fabricating method thereof are provided. The TFT includes a channel layer, an ohmic contact layer, a dielectric layer, a source, a drain, a gate, and a gate insulating layer. The channel layer has an upper surface and a sidewall. The ohmic contact layer is disposed on a portion of the upper surface of the channel layer. The dielectric layer is disposed on the sidewall of the channel layer, and does not overlap with the ohmic contact layer. The source and the drain are disposed on portions of the ohmic contact layer and the dielectric layer. A portion of dielectric layer is not covered by the source or the drain. The gate is above or below the channel layer. The gate insulating layer is disposed between the gate and the channel layer.
    Type: Application
    Filed: June 6, 2012
    Publication date: September 27, 2012
    Applicant: AU OPTRONICS CORPORATION
    Inventors: Guang-Ren Shen, Pei-Ming Chen, Chun-Hsiun Chen, Wei-Ming Huang
  • Publication number: 20120241750
    Abstract: A semiconductor device includes: a thin film transistor having a gate line (3a), a first insulating film (5), an island-shaped oxide semiconductor layer (7a), a second insulating film (9), a source line (13as), a drain electrode (13ad), and a passivation film; and a terminal portion having a first connecting portion (3c) made of the same conductive film as the gate line, a second connecting portion (13c) made of the same conductive film as the source line and the drain electrode, and a third connecting portion (19c) formed on the second connecting portion.
    Type: Application
    Filed: December 3, 2010
    Publication date: September 27, 2012
    Applicant: SHARP KABUSHIKI KAISHA
    Inventors: Yoshimasa Chikama, Hirohiko Nishiki, Yoshifumi Ohta, Yuuji Mizuno, Hinae Mizuno, Takeshi Hara, Tetsuya Aita, Masahiko Suzuki, Michiko Takei, Okifumi Nakagawa, Yoshiyuki Harumoto
  • Publication number: 20120242921
    Abstract: A thin film transistor (TFT) array substrate includes a substrate and a pixel array. The pixel array is disposed on the substrate and includes a plurality of transistors and a plurality of reflective electrodes. Each transistor includes a gate, a drain, a source, and a channel layer. In each transistor, the channel layer is located between the gate and the drain, and between the gate and the source. The channel layer is partially overlapped with the gate, the drain and the source. The reflective electrodes are electrically connected to the drains respectively. Each reflective electrode includes a plurality of dyeing particles and a conductive layer. The dyeing particles are distributed in the conductive layer.
    Type: Application
    Filed: August 4, 2011
    Publication date: September 27, 2012
    Applicant: CHUNGHWA PICTURE TUBES, LTD.
    Inventors: CHUN-YU SHEN, SHENG-FA LIU, YU-HSIEN CHEN, HUAI-AN LI, BAO-SIAN CIOU
  • Publication number: 20120241747
    Abstract: The present invention provides a shift register and a display device, each of which operates stably. The present invention relate to a shift register, comprising a thin-film transistor which includes a source electrode, a drain electrode, and a gate electrode, the thin-film transistor being a bottom gate thin-film transistor which includes a comb-shaped source/drain structure, the gate electrode being provided with at least one of a cut and an opening in at least one of a region overlapping with the source electrode and a region overlapping with the drain electrode.
    Type: Application
    Filed: July 9, 2010
    Publication date: September 27, 2012
    Applicant: SHARP KABUSHIKI KAISHA
    Inventors: Chikao Yamasaki, Tetsuo Kikuchi, Shinya Tanaka, Junya Shimada
  • Publication number: 20120241748
    Abstract: An active matrix substrate is disclosed, enabling to suppress variation in signal voltages among pixel electrodes. An active matrix substrate includes: an insulating substrate; a plurality of pixel electrodes arranged in a matrix on the insulating substrate; and a source wiring extending in a column direction so as to overlap with two pixel electrodes adjacent to each other in a row direction on the insulating substrate. The pixel electrodes and the source wiring are formed in different layers via an insulating film, the source wiring has a main line portion and extension portions extended from both sides of the main line portion, and the extension portion is formed of a transparent conductive material.
    Type: Application
    Filed: November 30, 2010
    Publication date: September 27, 2012
    Applicant: SHARP KABUSHIKI KAISHA
    Inventor: Akiyoshi Fujii
  • Patent number: 8274077
    Abstract: An object is to provide a semiconductor device of which a manufacturing process is not complicated and by which cost can be suppressed, by forming a thin film transistor using an oxide semiconductor film typified by zinc oxide, and a manufacturing method thereof. For the semiconductor device, a gate electrode is formed over a substrate; a gate insulating film is formed covering the gate electrode; an oxide semiconductor film is formed over the gate insulating film; and a first conductive film and a second conductive film are formed over the oxide semiconductor film. The oxide semiconductor film has at least a crystallized region in a channel region.
    Type: Grant
    Filed: August 1, 2008
    Date of Patent: September 25, 2012
    Assignee: Semiconductor Energy Laboratory Co., Ltd.
    Inventors: Kengo Akimoto, Tatsuya Honda, Norihito Sone
  • Publication number: 20120235145
    Abstract: A first patterned contact layer, for example a gate electrode, is formed over an insulative substrate. Insulating and functional layers are formed at least over the first patterned contact layer. A second patterned contact layer, for example source/drain electrodes, is formed over the functional layer. Insulative material is then selectively deposited over at least a portion of the second patterned contact layer to form first and second wall structures such that at least a portion of the second patterned contact layer is exposed, the first and second wall structures defining a well therebetween. Electrically conductive or semiconductive material is deposited within the well, for example by jet-printing, such that the first and second wall structures confine the conductive or semiconductive material and prevent spreading and electrical shorting to adjacent devices. The conductive or semiconductive material is in electrical contact with the exposed portion of the second patterned contact layer to form, e.g.
    Type: Application
    Filed: May 16, 2012
    Publication date: September 20, 2012
    Applicant: PALO ALTO RESEARCH CENTER INCORPORATED
    Inventors: Jurgen H. Daniel, Ana Claudia Arias
  • Publication number: 20120235146
    Abstract: An organic light-emitting display device comprises: a lower substrate; an upper substrate facing the lower substrate; and a spacer formed in a sealed space between the lower substrate and the upper substrate and dividing the space into two or more sections; wherein air holes are formed in the spacer and allow air to flow between the sections of the space.
    Type: Application
    Filed: August 12, 2011
    Publication date: September 20, 2012
    Applicant: SAMSUNG MOBILE DISPLAY CO., LTD.
    Inventors: Kwang-Hae Kim, Sun Park, Chun-Gi You
  • Publication number: 20120235238
    Abstract: A semiconductor device and a method of fabricating a semiconductor device. The semiconductor device includes a semiconductor substrate, an insulating layer, a first semiconductor layer, a dielectric layer, a second semiconductor layer, a source and drain junction, a gate, and a spacer. The method includes the steps of forming a semiconductor substrate, forming a shallow trench isolation layer, growing a first epitaxial layer, growing a second epitaxial layer, forming a gate, forming a spacer, performing a reactive ion etching, removing a portion of the first epitaxial layer, filling the void with a dielectric, etching back a portion of the dielectric, growing a silicon layer, implanting a source and drain junction, and forming an extension.
    Type: Application
    Filed: March 16, 2011
    Publication date: September 20, 2012
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Kangguo Cheng, Bruce Doris, Pranita Kulkarni, Ghavam Shahidi
  • Patent number: 8269217
    Abstract: A thin film transistor with which oxygen is easily supplied to an oxide semiconductor layer and favorable transistor characteristics are able to be restored and a display unit including the same are provided. The thin film transistor includes sequentially over a substrate a gate electrode, a gate insulting film, an oxide semiconductor layer including a channel region, and a channel protective layer covering the channel region A source electrode and a drain electrode are formed on the oxide semiconductor layer located on both sides of the channel protective layer, and at least one of the source electrode and the drain electrode has an aperture to expose the oxide semiconductor layer.
    Type: Grant
    Filed: January 29, 2010
    Date of Patent: September 18, 2012
    Assignee: Sony Corporation
    Inventors: Toshiaki Arai, Narihiro Morosawa, Kazuhiko Tokunaga, Hiroshi Sagawa, Kiwamu Miura
  • Publication number: 20120228709
    Abstract: Disclosed is an integrated circuit having an asymmetric FET as a power gate for an electronic circuit, which has at least two stacked symmetric field effect transistors. The asymmetric FET has an asymmetric halo configuration (i.e., a single source-side halo or a source-side halo with a higher dopant concentration than a drain-side halo) and an asymmetric source/drain extension configuration (i.e., the source extension can be overlapped to a greater extent by the gate structure than the drain extension and/or the source extension can have a higher dopant concentration than the drain extension). As a result, the asymmetric FET has a low off current. In operation, the asymmetric FET is turned off when the electronic circuit is placed in a standby state and, due to the low off current (Ioff), effectively reduces standby leakage current from the electronic circuit.
    Type: Application
    Filed: March 10, 2011
    Publication date: September 13, 2012
    Applicant: International Business Machines Corporation
    Inventors: Brent A. Anderson, Andres Bryant, Edward J. Nowak
  • Publication number: 20120228621
    Abstract: An object of this invention is to provide a semiconductor device in which TFTs with high mobility are arranged in both of display and peripheral circuit areas. A semiconductor device fabricating method according to the present invention includes the steps of: irradiating an amorphous silicon layer (34) with energy, thereby obtaining a microcrystalline silicon layer; and forming a doped semiconductor layer (35) on the amorphous silicon layer (34). In the step of irradiating, the amorphous silicon layer (34) is irradiated with energy that has a first quantity, thereby forming a first microcrystalline silicon layer (34A) including a channel layer for a first TFT (30A), and is also irradiated with energy that has a second quantity, which is larger than the first quantity, thereby forming a second microcrystalline silicon layer (34B) including a channel layer for a second TFT (30B).
    Type: Application
    Filed: August 23, 2010
    Publication date: September 13, 2012
    Applicant: SHARP KABUSHIKI KAISHA
    Inventors: Michiko Takei, Tohru Okabe, Tetsuya Aita, Tsuyoshi Inoue, Yoshiyuki Harumoto, Takeshi Yaneda
  • Publication number: 20120228615
    Abstract: A semiconductor device in which a semiconductor layer is formed over a gate electrode with a large aspect ratio, thereby obtaining a channel length of a transistor which hardly causes a short-channel effect even when the transistor is miniaturized. A lower electrode is provided under the gate electrode with an insulating layer provided therebetween so that the electrode overlaps with the semiconductor layer. A potential (electric field) of the lower electrode imparts a conductivity type to the semiconductor layer overlapping with the lower electrode, so that a source region and a drain region are formed in the semiconductor layer. The gate electrode serves as a shield, so that a region in the semiconductor layer, which faces the gate electrode with the gate insulating layer provided therebetween, is not influenced by the electric field from the lower electrode.
    Type: Application
    Filed: February 28, 2012
    Publication date: September 13, 2012
    Applicant: SEMICONDUCTOR ENERGY LABORATORY CO., LTD.
    Inventor: Hideki UOCHI
  • Publication number: 20120228619
    Abstract: A display panel includes; a lower gate line, a lower data line disposed substantially perpendicular to the lower gate line, a thin film transistor (“TFT”) connected to the lower gate line and the lower data line, an insulating layer disposed on the lower gate line, the lower data line, and the TFT and having a plurality of trenches exposing the lower gate line and the lower data line, an upper gate line disposed in the trench on the lower gate line, an upper data line disposed in the trench on the lower data line, and a pixel electrode connected to the TFT.
    Type: Application
    Filed: May 16, 2012
    Publication date: September 13, 2012
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Joo-Ae YOUN, Yang-Ho BAE, Chang-Oh JEONG, Chong-Chul CHAI, Pil-Sang YUN, Honglong NING, Byeong-Beom KIM
  • Publication number: 20120228623
    Abstract: Disclosed herein is a display device including: a thin film transistor; and a wiring layer; wherein the thin film transistor includes a semiconductor layer, a gate electrode disposed so as to be opposed to the semiconductor layer, the gate electrode being different in thickness from the wiring layer, and a gate insulating film between the semiconductor layer and the gate electrode.
    Type: Application
    Filed: February 3, 2012
    Publication date: September 13, 2012
    Applicant: SONY CORPORATION
    Inventors: Yasuhiro Terai, Toshiaki Arai