High voltage low current surface emitting LED

- Cree, Inc.

An LED chip comprising a plurality of sub-LEDs on a submount. Electrically conductive and electrically insulating features are included that serially interconnect the sub-LEDs such that an electrical signal applied to the serially interconnected sub-LEDs along the electrically conductive features spreads to the serially interconnected sub-LEDs. A via is included that is arranged to electrically couple one of the sub-LEDs to the submount. The sub-LEDs can be interconnected by more than one of the conductive features, with each one of the conductive features capable of spreading an electrical signal between two of the sub-LEDs.

Skip to: Description  ·  Claims  ·  References Cited  · Patent History  ·  Patent History
Description

This application is a continuation-in-part of, and claims the benefit of, U.S. patent application Ser. No. 12/418,816 now U.S. Pat. No. 7,985,970 to Ibbetson et al., also entitled “High Voltage Low Current Surface Emitting LED.”

BACKGROUND OF THE INVENTION

1. Field of the Invention

This invention relates to light emitting diode (LED) chips and in particular LED chips having multiple series connected junctions interconnected to allow for high voltage and low current operation.

2. Description of the Related Art

Light emitting diodes (LED or LEDs) are solid state devices that convert electric energy to light, and generally comprise one or more active layers of semiconductor material sandwiched between oppositely doped layers. When a bias is applied across the doped layers, holes and electrons are injected into the active layer where they recombine to generate light. Light is emitted from the active layer and from all surfaces of the LED.

In order to use an LED chip in a circuit or other like arrangements, it is known to enclose an LED chip in a package to provide environmental and/or mechanical protection, color selection, light focusing and the like. An LED package can also include electrical leads, contacts or traces for electrically connecting the LED package to an external circuit. FIG. 1 shows a conventional LED package that generally comprises a single LED chip 12 mounted on a reflective cup 13 by means of a solder bond or conductive epoxy. One or more wire bonds 11 connect the ohmic contacts of the LED chip 12 to leads 15A and/or 15B, which may be attached to or integral with the reflective cup 13. The reflective cup 13 can be filled with an encapsulant material 16 which can contain a wavelength conversion material such as a phosphor. Light emitted by the LED at a first wavelength can be absorbed by the phosphor, which can responsively emit light at a second wavelength. The entire assembly is then encapsulated in a clear protective resin 14, which may be molded in the shape of a lens over the LED chip 12.

FIG. 2 shows another conventional LED package 20 that may be more suited for high power operations that can generate more heat. In the LED package 20, one or more LED chips 22 are mounted onto a carrier such as a printed circuit board (PCB) carrier, substrate or submount 23. A reflector 24 can be included on the submount 23 that surrounds the LED chip(s) 22 and reflects light emitted by the LED chips 22 away from the package 20. Different reflectors can be used such as metal reflectors, omni-directional reflectors (ODRs), and distributed Bragg reflectors (DBRs). The reflector 24 can also provide mechanical protection to the LED chips 22. One or more wirebond connections 11 are made between ohmic contacts on the LED chips 22 and electrical traces 25A, 25B on the submount 23. The mounted LED chips 22 are then covered with an encapsulant 26, which may provide environmental and mechanical protection to the chips while also acting as a lens. The metal reflector 24 is typically attached to the carrier by means of a solder or epoxy bond.

Many LED components for solid state lighting applications attempt to achieve high light output by operating single LED chips at as high as possible current and at a low voltage typical for individual LEDs. FIGS. 3 and 4 show one commercially available LED 30 available from Cree® Inc. under the EZ700™ LED product designation. The LED comprises a single LED junction 32 as well as a current spreading structure 34 on its top to spread current from the top contact 36. Current spreading layers can also be included. The particular voltage level for these types of single junction LED chips can be dependant upon the particular material system used for the LEDs and the voltage necessary based on junction voltage. For example, some Group-III nitride based LEDs can have junction voltage in the 2.5 to 3.5 volt range and increased luminous flux for these LEDs can be achieved by applying elevated current levels. One disadvantage of this approach is that at the systems level high current operation necessitates relatively expensive drivers to provide the constant DC current source for such components. Further, there can be limits to the level of current that can be applied to these LED chips and if the single junction fails, the chip can be unusable.

Higher light output can be achieved at the assembly level by mounting several LED packages onto a single circuit board. FIG. 5 shows a sectional view of one such distributed integrated LED package array 50 comprising a plurality of LED packages 52 mounted to a substrate/submount 54 to achieve higher luminous flux. Typical arrays include many LED packages, with FIG. 5 only showing two for ease of understanding and illustration. Alternatively, higher flux components have been provided by utilizing arrays of cavities, with a single LED chip mounted in each of the cavities. (e.g. TitanTurbo™ LED Light Engines provided by Lamina, Inc.). This multiple LED component arrangement can also allow for operation under high voltage and low current by assembling the multiple LED packages of a suitable current rating in series at the circuit board level. Driving solid state lighting components at high voltage and low currents may provide for lower cost driver solutions and ultimately lower system costs. However, the lower driver cost for such solutions can be outweighed by the high cost of the multiple individual components.

These LED array solutions can be less compact than desired as they provide for extended non-light emitting “dead space” between adjacent LED packages and cavities. This dead space provides for larger devices, and can limit the ability to shape the output beam by a single compact optical element like a collimating lens or reflector into a particular angular distribution. This makes the construction of solid state lighting luminares that provide for directed or collimated light output within the form factor of existing lamps or even smaller difficult to provide. This can present challenges in providing a compact LED lamp structure incorporating an LED component that delivers light flux levels in the 1000 Lumen and higher range from a small optical source.

SUMMARY OF THE INVENTION

One embodiment of an LED chip according to the present invention comprises a plurality of sub-LEDs on a submount. Electrically conductive and electrically insulating features are included that serially interconnect the sub-LEDs such that an electrical signal applied to the serially interconnected sub-LEDs along the electrically conductive features spreads to the serially interconnected sub-LEDs. A via is included that is arranged to electrically couple one of the sub-LEDs to the submount.

Another embodiment of LED chip according to the present invention comprises a plurality of sub-LEDs mounted on a submount. Connector traces serially interconnecting the sub-LEDs with insulating features included to insulate portions of the sub-LEDs from the connector traces. A via is arranged to allow for an electrical signal to pass from one of the sub-LEDs through the submount.

Still another embodiment of an LED chip according to the present invention comprises a plurality of sub-LEDs on a submount. A plurality of electrically conductive features serially interconnecting at least some of the sub-LEDs, wherein two of the sub-LEDs are electrically interconnected by more than one of the conductive features. Each one of the conductive features is capable of spreading an electrical signal between the two of the sub-LEDs.

Another embodiment of an LED chip according to the present invention comprises a plurality of sub-LEDs on a submount with a plurality of electrically conductive paths serially connecting at least some of the sub-LEDs. Adjacent ones of the serially connected sub-LEDs are connected by more than one of the electrically conductive paths.

These and other aspects and advantages of the invention will become apparent from the following detailed description and the accompanying drawings which illustrate by way of example the features of the invention.

BRIEF DESCRIPTION OF THE DRAWINGS

FIG. 1 shows a sectional view of a prior art LED package;

FIG. 2 shows a sectional view of another prior art LED package;

FIG. 3 shows a top view of a prior art LED chip according to the present invention;

FIG. 4 is a side elevation view of the LED chip in FIG. 3;

FIG. 5 is a sectional view of a prior art LED package according to the present invention;

FIG. 6 is a top view of one embodiment of a LED chip according to the present invention.

FIG. 7 is a sectional view of the LED chip of FIG. 6 taken along section lines 7-7;

FIG. 8 is a schematic showing the interconnections in the LED chip in FIG. 6;

FIG. 9 is a schematic showing the interconnections between another embodiment of an LED chip according to the present invention;

FIG. 10 is a schematic showing the interconnections between another embodiment of an LED chip according to the present invention;

FIG. 11 is a schematic showing the interconnections between another embodiment of an LED chip according to the present invention;

FIG. 12 is a schematic showing the interconnections between another embodiment of an LED chip according to the present invention;

FIG. 13 is a sectional view of another embodiment of a monolithic LD chip according to the present invention;

FIG. 14 is a sectional view of another embodiment of a monolithic LED chip according to the present invention;

FIG. 15 is a sectional view of another embodiment of a monolithic LED chip according to the present invention;

FIG. 16 is a sectional view of still another embodiment of a monolithic LED chip according to the present invention;

FIG. 17 is a sectional view of an embodiment of a monolithic LED chip according to the present invention utilizing a via;

FIG. 18 is a sectional view of another embodiment of a monolithic LED chip according to the present invention utilizing a via;

FIG. 19 is a top view of an LED chip according to the present invention; and

FIG. 20 is a top view of another LED chip according to the present invention.

DETAILED DESCRIPTION OF THE INVENTION

The present invention comprises a monolithic LED chip or component having a plurality of LED junctions or sub-LEDs mounted onto a substrate/submount (“submount”) to create a single compact optical source element. As used in the present application, monolithic refers to LED chips wherein the emitters are mounted on one substrate or submount. According to the present invention, at least some of the junctions or sub-LEDs are arranged on the submount, with different embodiments providing multiple series interconnections, or combinations of series/parallel interconnections. The LED chips according to the present invention can emit different colors of light, with some embodiments emitting white light.

In one embodiment, an LED chip is provided having the same dimensions or footprint as a conventional high output single junction LED that uses low voltage and high current operation to provide high luminous flux operation. The active area of this type of conventional LED chip substantially covers its submount. According to the present invention, this area is divided into a plurality of junctions or sub-LEDs (“sub-LEDs”) using different methods, such as a standard etching, photolithography, or ion implanting. Combinations of electrically conductive interconnects and insulating features can be provided to interconnect the sub-LEDs in series on the submount.

Since electrical power is provided at high AC voltage, operating conventional single junction LEDs and LED lighting systems from the grid requires some type of transformer and converter circuitry, which can be costly, bulky and lossy. The present invention provides for a novel LED chip architecture that is designed to operate at a high voltage and low current rather than the existing low voltage and high current configuration. An equivalent overall LED performance can be maintained, while at the same time maintaining the overall size of the LED chip and the requirements for contacting the LED chip. Equivalent performance is achieved by incorporating the functional elements of the existing single junction LED chip into each sub-LED and its junction. The high voltage and low current operation is achieved by connecting the individual sub-LEDs in series on the same submount used for a single junction LED chip. Preferably, the individual sub-LEDs are densely packed to maximize the active emission area for a given chip footprint. In one embodiment according to the present invention, the alignment tolerance between and critical dimension of each fabrication level is 2 um or less so that little active area is wasted between adjacent junctions.

The number of sub-LEDs can be tailored or customized to meet the available voltage level or the voltage level can be tailored to meet the number of junctions presented by the sub-LEDs. The number of sub-LEDs on a submount can be as little as three or in the hundreds depending on the available operating voltage. The LED chip operating voltage can be tailored for the end application by selecting the appropriate number and size of sub-LEDs per chip. For example, a 16×225 μm×225 μm multiple sub-LED device operating at 50 volts and 22 mA (e.g. with 15 sub-LEDs), can operate with the same output characteristics as a similar sized single junction device operating at 3 V and 350 mA.

The present invention can be used to fabricate many different LED chips having essentially the same size and footprint of many commercially available single junction LED chips, such as the EZ Bright® EZ700 and EZ1000 LED chips commercially available from Cree® Inc. The EZ700 can have a chip area of approximately 680×680 μm and an active junction area of approximately 650×650 μm. The EX1000 LED chips can have a chip area of approximately 980×980 μm and an active junction area of approximate 950×950 μm. Both these are commercially provided with a single junction, and according to the present invention this single junction arrangement can instead be provided as multiple sub-LEDs that can then serially interconnected.

A different number of sub-LEDs, and the resulting target operating voltage and current, can be achieved simply by changing the fabrication mask layout for forming the sub-LEDs and conductive interconnects, while keeping the same fabrication process. For example, a monolithic LED chip according to the present invention can have 20 serially connected sub-LEDs. Different material systems for each of the sub-LEDs can present different sub-LED junction voltages. For Group-III nitride sub-LEDs a driving voltage of approximately 60 volts (or 3 volts per junction) can be used with an operating current of approximately 20 mA. In still other applications using U.S. grid power of approximately 150 volts (peak to valley), the monolithic LED chip can comprise 50 serially connected sub-LEDs at 3 volts per junction. For European grid power of over approximately 350 volts (peak to valley) the monolithic chip can comprise over 100 serially connected sub-LEDs. A high voltage and low current LED chip allows for the use of more efficient driver circuitry in high power lighting systems.

Different embodiments of monolithic LED chips according to the present invention can also comprise more than one group of series connected sub-LEDs on a single submount. This can require two voltages of the same or different level to be applied to the submount to drive the series connected sub-LED, depending on the number of sub-LEDs in each serially connected string. Other embodiments can comprise different combinations of series and parallel interconnected sub-LEDs. In still other embodiments, LED chips can be provided with the sub-LED already etched, and the operating voltage can be determined based on the number of sub-LEDs that are interconnected in series. This allows for a standard LED-chip with a standard number of sub-LEDs to be provided, with the LED chips having different interconnects to serially connect some or all of the sub-LEDs to achieve the desired operating voltage. This approach, however, can result in less than all of the sub-LEDs being utilized on the LED chip.

The embodiments according to the present invention differ from the conventional LED chip architecture and technology in a number of ways. The present invention allows for breaking up a single junction LED into two or many more serially connected sub-LEDs on a monolithic surface-emitting chip. Each of the sub-LEDs can be electrically isolated from the others (apart from the traces), by different combination of electrical conducting and electrically insulating layers and features. In different embodiments this isolation may also require inserting an electrical insulator layer between the junctions and the conductive submount or backside metallization, and creating individual ohmic contacts to each junction.

Still another advantage of the multi-junction design is that the process yield (good dice per wafer) may increase due to its inherent defect tolerance. While a single shorting junction defect would fail a single junction device, the same shorting defect on one of the junctions in a multi-junction device would fail only an individual junction. The electrical signal would pass through the defective junction and although the defective junction would not emit light, the remaining junctions would operate normally. All else being equal, the higher yield allowed by the present invention can reduce the cost of LED lighting on a lumens per dollar basis.

Further, compared to the alternative of stringing multiple small LED chips or LED packages in series to achieve high voltage/low current operation at the system level (e.g. a light bulb), the invention allows for significantly smaller source size by having the emitting junctions closer. This results in a source that more closely resembles a point source, allowing for greater efficiency and flexibility in the design of secondary optics to control the radiation pattern. Another advantage is that by using power signals to drive the monolithic chip that are closer to the conventional grid power, losses in converting the grid power can be reduced. Different embodiments according to the present invention can result in up to a 7 percent increase in system operating efficiency as a result of reduced conversion losses alone. The present invention also allows for reduction in the size of the conversion drive circuitry, which in turn reduces the overall size of the emitter package or solid state lighting package.

The present invention can be utilized at the LED chip level to replace single junction LED chips with series connected multiple junction LED chips. Alternatively, the present invention can be applied to larger area applications, such as the formation of series connection multiple LEDs, sub-LEDs or junctions at the wafer level or at portions of the wafer. The amount of area can depend on different factors such as the desired operating voltage and area to be covered by the different junctions. Different embodiments of the present invention can also have sub-LEDs covering different areas of the wafer or submount at the LED chip level.

The present invention is described herein with reference to certain embodiments, but it is understood that the invention can be embodied in many different forms and should not be construed as limited to the embodiments set forth herein. In particular, the present invention is described below in regards to multiple serially connected sub-LEDs in different configurations, but it is understood that the present invention can be used in many other configurations. The sub-LEDs and different components can have different shapes and sizes beyond those shown and different numbers of sub-LED can be included in the array. Some or all of the sub-LEDs can be coated with a down-converter coating that can comprise a phosphor loaded binder (“phosphor/binder coating”).

It is also understood that when an element such as a layer, region or substrate is referred to as being “on” another element, it can be directly on the other element or intervening elements may also be present. Furthermore, relative terms such as “inner”, “outer”, “upper”, “above”, “lower”, “beneath”, and “below”, and similar terms, may be used herein to describe a relationship of one layer or another region. It is understood that these terms are intended to encompass different orientations of the device in addition to the orientation depicted in the figures.

Although the terms first, second, etc. may be used herein to describe various elements, components, regions, layers and/or sections, these elements, components, regions, layers and/or sections should not be limited by these terms. These terms are only used to distinguish one element, component, region, layer or section from another region, layer or section. Thus, a first element, component, region, layer or section discussed below could be termed a second element, component, region, layer or section without departing from the teachings of the present invention.

Embodiments of the invention are described herein with reference to cross-sectional view illustrations that are schematic illustrations of embodiments of the invention. As such, the actual thickness of the layers can be different, and variations from the shapes of the illustrations as a result, for example, of manufacturing techniques and/or tolerances are expected. Embodiments of the invention should not be construed as limited to the particular shapes of the regions illustrated herein but are to include deviations in shapes that result, for example, from manufacturing. A region illustrated or described as square or rectangular will typically have rounded or curved features due to normal manufacturing tolerances. Thus, the regions illustrated in the figures are schematic in nature and their shapes are not intended to illustrate the precise shape of a region of a device and are not intended to limit the scope of the invention.

FIGS. 6 and 7 show one embodiment of a high voltage and low current monolithic LED chip 60 according to the present invention comprising multiple serially connected sub-LEDs 62a-c mounted on submount 64. It is understood that in other embodiments, the submount 64 can comprise a growth substrate for the LED chip 60. This embodiment is directed to a monolithic LED chip 60 that is used instead of a single junction LED chip (e.g. as shown in FIGS. 3 and 4) that have an active area substantially covering the submount 64. The multiple serially connected sub-LEDs 62a-c are arranged to cover the same surface area or footprint of the single junction LED, except that certain portions of the active area may be removed to separate the sub-LEDs 62a-c, and to allow for serial interconnection of the sub-LEDs 62a-c. Although only three sub-LEDs 62a-c are shown it is understood that two or many more sub-LEDs can be included depending on different factors such as the desired operating voltage. As mentioned above, the present invention and the embodiments described herein are equally applicable to larger area arrangements, such as at the wafer level or portions of the wafer.

FIG. 8 shows a schematic of one embodiment of the serial interconnections between the sub-LEDs 62a-c in the LED chip 60. As mentioned above, many more LED chips can be provided in different series and parallel interconnections. FIG. 9 shows a schematic of another embodiment of an LED chip 90 according to the present invention having more than three serially connected sub-LEDs 92. FIG. 10 shows a schematic of another embodiment of an LED chip 93 according to the present invention having two series connected strings of sub-LED chips 94 connected in parallel between a single input and output contact points 95a, 95b. FIG. 11 shows a schematic of another embodiment of an LED chip 96 according to the present invention comprising two series connected strings of sub-LEDs 98 both having their own input and output contact points 99a, 99b. FIG. 12 shows is a schematic of still another embodiment of an LED chip 100 according to the present invention having parallel connected sub-LEDs circuits 102 that are connected in series between input and output contact points 104, 106. This arrangement can provide a fault tolerant interconnection wherein the remaining sub-LEDs can continue to emit light if one of the sub-LEDs in a parallel circuit fails. These are only a few of the many different series and parallel arrangements that can be provided in the LED chips according to the present invention. In the embodiments above, for instance, each of the sub-LEDs can comprise its own series or parallel circuit of sub-LEDs, or any series/parallel circuit combination of sub-LEDs.

Referring again to FIGS. 6 and 7, each of the sub-LEDs 62a-c can have the similar features and characteristics as a single junction LED that covers the entire submount 64. The sub-LEDs 62a-c can have many different semiconductor layers arranged in different ways. The fabrication and operation of the layers that comprise LEDs and sub-LEDs 62a-c, is generally known in the art and only briefly discussed herein. The layers of the sub-LEDs 62a-c can be fabricated using known processes with a suitable process being fabrication using metal organic chemical vapor deposition (MOCVD). The layers of the sub-LEDs 62a-c generally comprise an active layer/region sandwiched between first and second oppositely doped epitaxial layers all of which are formed successively on a growth substrate.

It is understood that additional layers and elements can also be included in each of the sub-LEDs 62a-c, including but not limited to buffer, nucleation, contact and current spreading layers as well as light extraction layers and elements. It is also understood that the oppositely doped layers can comprise multiple layers and sub-layers, and well as supper lattice structures and inter layers. The active region can comprise single quantum well (SQW), multiple quantum well (MQW), double heterostructure or super lattice structures. The order of the layers can be different and in the embodiment shown, the first or bottom epitaxial layer can be an n-type doped layer and the second or top epitaxial layer can be a p-type doped layer, although in other embodiments the first layer can be p-type doped and the second layer n-type doped. Embodiments where the p-type layer is the bottom layer typically correspond with sub-LEDs that are flip-chip mounted on the submount 64. In flip-chip embodiments it is understood that the top layer can be the growth substrate, and in different embodiments all or a portion of the growth substrate can be removed. In those embodiments where the growth substrate is removed, the n-type doped layer is exposed as the top surface. In still other embodiments portions of the growth substrate can be left on the sub-LEDs 62a-c and in some embodiments can be shaped or textured to enhance light extraction.

The layers of the sub-LEDs 62a-c may be fabricated from different material systems, with preferred material systems being Group-III nitride based material systems. Group-III nitrides refer to those semiconductor compounds formed between nitrogen and the elements in the Group III of the periodic table, usually aluminum (Al), gallium (Ga), and indium (In). The term also refers to ternary and quaternary compounds such as aluminum gallium nitride (AlGaN) and aluminum indium gallium nitride (AlInGaN). In one embodiment according to the present invention, the n- and p-type layers are gallium nitride (GaN) and the active region is InGaN, but it is understood that these embodiments may include additional layers with different compositions such as AlGaN buffer layers, supper lattice structures with GaN/InGaN layers, and cap layers comprising AlGaN. In alternative embodiments the n- and p-type layers may be AlGaN, aluminum gallium arsenide (AlGaAs) or aluminum gallium indium arsenide phosphide (AlGaInAsP). Different compositions of Group-III nitride material systems can have different junction voltages, such as in the range of 2.5 to 3.5 volts.

The sub-LED growth substrate (not shown) can be made of many materials such at sapphire, silicon, silicon carbide, aluminum nitride (AlN), GaN, with a suitable substrate being a 4H polytype of silicon carbide, although other silicon carbide polytypes can also be used including 3C, 6H and 15R polytypes. Silicon carbide has certain advantages, such as a closer crystal lattice match to Group III nitrides than sapphire and results in Group III nitride films of higher quality. Silicon carbide also has a very high thermal conductivity so that the total output power of Group-III nitride devices on silicon carbide is not limited by the thermal dissipation of the substrate (as may be the case with some devices formed on sapphire). SiC substrates are available from Cree Research, Inc., of Durham, N.C. and methods for producing them are set forth in the scientific literature as well as in U.S. Pat. Nos. Re. 34,861; 4,946,547; and 5,200,022.

Each of the sub-LEDs 62a-c can have first and second contacts and in the embodiment shown the sub-LEDs 62a-c have vertical geometry. As described below, the sub-LEDs 62a-c can be contacted on their top surface and on their bottom surface as in conventional vertical geometry devices. As further described below in other embodiments, the present invention can also be used with LEDs having lateral geometry wherein the sub-LEDs can be contacted from one side or surface of the sub-LEDs, instead of top and bottom surfaces as is the case for vertical geometry. The first and second contacts can comprise many different materials such as gold (Au), copper (Cu) nickel (Ni), indium (In), aluminum (Al), silver (Ag), or combinations thereof. Still other embodiments can comprise conducting oxides and transparent conducting oxides such as indium tin oxide, nickel oxide, zinc oxide, cadmium tin oxide, titanium tungsten nickel, indium oxide, tin oxide, magnesium oxide, ZnGa2O4, ZnO2/Sb, Ga2O3/Sn, AgInO2/Sn, In2O3/Zn, CuAlO2, LaCuOS, CuGaO2 and SrCu2O2. The choice of material used can depend on the location of the contacts as well as the desired electrical characteristics such as transparency, junction resistivity and sheet resistance.

Some embodiments of sub-LEDs 62a-c can have other features and Group-III nitride based sub-LEDs for example, can have other features to assist in spreading current from the contacts. This is particularly applicable to spreading current into p-type Group-III nitrides and the current spreading structure can comprise thin semitransparent current spreading layer covering some or the entire p-type layer. These layers can comprise different materials including but not limited to a metal such as platinum (Pt) or a transparent conductive oxide such as indium tin oxide (ITO).

As mentioned above, the sub-LEDs 62a-c in the embodiment shown are flip-chip mounted to the submount 64. This can occur at the wafer level or at the chip level. For flip-chip mounting at the wafer level many wafer bonding techniques can be used and in the embodiment shown a metal bond stack 68 is included between the sub-LEDs 62a-c and the submount 64, with one or more layers of the metal bond stack 68 being on the sub-LEDs 62a-c and one or more layers being on the submount 64. When the sub-LEDs 62a-c are flip chip mounted to the submount 64, the metal layers from the sub-LEDs 62a-c come in contact with the metal layers from the submount 64. Sufficient heat is applied to cause the metal layers to bond together and when the heat is removed the sub-LEDs 62a-c are held by the metal bond stack 68 to the submount 64. Bond stack layers can be made of different materials such as Ni, Au and Sn, or combinations thereof. Following wafer level bonding, the LED chips 60 can be singulated from the wafer. It is understood that this flip-chip bonding can also occur at the LED chip level or at portions of the wafer level.

The submount 64 can be formed of many different materials such as silicon, ceramic, alumina, aluminum nitride, silicon carbide, sapphire, or a polymeric material such as polymide and polyester etc. In other embodiments the submount 64 can include a highly reflective material, such as reflective ceramics, dielectrics or metal reflectors like silver, to enhance light extraction from the component. In other embodiments the submount 64 can comprise a printed circuit board (PCB), or any other suitable material, such as T-Clad thermal clad insulated substrate material, available from The Bergquist Company of Chanhassen, Minn. For PCB embodiments different PCB types can be used such as standard FR-4 metal core PCB, or any other type of printed circuit board.

As described above, in conventional low voltage and high current single junction LED chips, the LED active layers can be continuous across all or most of submount 64 such that a single junction single LED is provided. An electrical signal is then applied to the single LED in some embodiments with the help of current spreading structures and features. In the LED chip 60, the single junction LED chip is separated into multiple sub-LEDs 62a-c on an insulator layer 70 (described below). Many different methods can be used to accomplish this separation and in one embodiment portions of the continuous LED layers can be etched away using known etching techniques to provide physical separation between the sub-LEDs 62a-c. In other embodiments, portions can be removed using known photolithography techniques. In one embodiment portions of the LED active region and doped layers are being etched down to the insulator 70 to form the open areas between adjacent LEDs 62a-c. In other embodiments, the sub-LEDs can be separated from the single junction LED prior to mounting to the submount 64.

It is understood that the greater the number of sub-LEDs 62a-c results in a greater number of openings formed between sub-LEDs. With each opening a portion of the emitting active area is removed, such that there can be less active area for the LED chip compared to single junction devices covering the same area. There is typically a corresponding reduction in the active emission area with a greater the number of sub-LEDs. This reduction in active emission area can result in a corresponding increase in current density and reduction in light emission from the LED chip. The greater the reduction in the active emission area, the smaller that active area utilization ratio (i.e. ratio of active area for sub-LED device compared to the LED footprint). To minimize this reduction in the emission area, the alignment tolerances between sub-LEDs should be as small as possible such that the amount of active area that is removed between sub-LEDs is as small as possible. The alignment tolerances between sub-LEDs should be less than 5 microns, with preferred tolerances being less than 2 microns. The active area utilization ratio should be greater than 50%, with suitable embodiments have an active area utilization ratio greater than 75%.

In the embodiment shown, the sub-LEDs 62a-c are connected in series so that a signal applied to the first sub-LED 62a passes through to the remaining serially connected sub-LEDs 62b, 62c. To allow for this type of serial connection, the sub-LEDs 62a-c are electrically insulated from the conductive features below, such as the metal bond stack 68. In other embodiments, the submount 64 can also be conductive, such that the LEDs 62a-c should also be insulated from the submount 64. To provide this electrical insulation, a substrate insulator layer 70 can be included between the sub-LEDs 62a-c and the bond metal stack 68, as well as the submount 64 below. The substrate insulator layer 70 can be deposited on the sub-LEDs 62a-62c using conventional methods and can be deposited prior to flip-chip mounting of the sub-LEDs 62a-c on the submount 64 and prior to deposition of the metal bond stack 68. The insulating layer 70 can be made of many different insulating materials including but not limited to silicon nitride (SiN), aluminum nitride (AlN), silicon dioxide (SiO2), titanium dioxide (TiO2), or aluminum oxide (Al2O3). In some embodiments, the insulating layer 70 can also act as an etch stop layer for the etch used to separate the single LED junction into multiple sub-LEDs.

The insulating layer 70 can have many different thicknesses, with the thickness being sufficient to withstand the voltage applied to the serially connected sub-LEDs 62a-c. For example, for an LED chip embodiment having 50 volts applied to its sub-LEDs can have a SiN insulating layer thickness of 1,000 to 10,000 angstroms (Å). It is understood, however, that the insulating layer can have many different thicknesses as well. Thicker layers can provide the additional advantage of compensating for small manufacturing defects formed in the insulating layer during deposition. Thicker layers, however, can also reduce the ability of the LED chip to spread heat from the sub-LEDs to the submount. Accordingly, there is a trade-off between defect tolerance and thermal dissipation when determining the best thickness for a particular LED chip.

Conductive bottom contact layers 72a-c are included with each being between a respective one of the sub-LEDs 62a-c and the insulator layer 70. Each of the bottom contacts 72a-c comprises an electrically conductive material to spread current to the bottom layer of each of the sub-LEDs 62a-c, with suitable materials being those listed above for the first and second contacts. The bottom contact layers 72a-c can be fabricated using known techniques such as sputtering or ebeam techniques.

Some or all of the sub-LEDs 62a-c can be coated with one or more phosphors with the phosphors absorbing at least some of the LED light and emitting a different wavelength of light such that the LED emits a combination of light from the LED and the phosphor. This coating can be applied to the sub-LEDs after separation of the sub-LEDs 62a-c from the single junction as described above. Different embodiments according to the present invention comprise white emitting sub-LEDs that emit light in the blue wavelength spectrum with the phosphor absorbing some of the blue light and re-emitting yellow. The sub-LEDs 62a-c emit a white light combination of blue and yellow light. In one embodiment the phosphor comprises commercially available YAG:Ce, although a full range of broad yellow spectral emission is possible using conversion particles made of phosphors based on the (Gd,Y)3(Al,Ga)5O12:Ce system, such as the Y3Al5O12:Ce (YAG). Other yellow phosphors that can be used for white emitting LED chips include: Tb3-xRExO12:Ce (TAG); RE=Y, Gd, La, Lu; or Sr2-x-yBaxCaySiO4:Eu.

It is understood that the different sub-LED 62a-c can be coated with different types of phosphors to absorb LED light and emit different colors of light. For example, different yellow, green or red phosphors can be used that exhibit excitation in the blue and/or UV emission spectrum. Many of these provide a desirable peak emission, have efficient light conversion, and have acceptable Stokes shift.

The sub-LEDs 62a-c can be coated with a phosphor using many different methods, with one suitable being described in U.S. patent application Ser. Nos. 11/656,759 and 11/899,790, both entitled “Wafer Level Phosphor Coating Method and Devices Fabricated Utilizing Method”, and both of which are incorporated herein by reference. Alternatively the LEDs can be coated using other methods such as electrophoretic deposition (EPD), with a suitable EPD method described in U.S. patent application Ser. No. 11/473,089 entitled “Close Loop Electrophoretic Deposition of Semiconductor Devices”, which is also incorporated herein by reference. It is understood that LED packages according to the present invention can also have multiple LEDs of different colors, one or more of which may be white emitting.

To allow for serial interconnection, each of the sub-LEDs 62a-c can also have first and second side insulators 74, 76. Each of the first side insulators 74 provides electrical insulation between its one of the sub-LEDs 62a-c and the contact or trace that carries an electrical signal to the top surface of the sub-LEDs 62a-c (e.g. the n-type layer). This prevents the electrical signals applied to the top layers from shorting to unintended layers or contacts of the LEDs. For example, the first sub-LED 62a has a top wire bond pad 78 that is in electrical contact with one of the first sub-LEDs contacts. The first insulator 74 on sub-LED 62a electrically insulates the side surfaces and bottom contact 72a from the wire bond pad 78 so that an electrical signal applied to the wire bond pad 78 spreads into the top layer of the sub-LED 62a.

A first electrical connector trace 80 connects the bottom contact 72a from the first sub-LED 62a to the top layer of the second sub-LED 62b. The first insulator 74 on the second sub-LED 62b electrically insulates the side surfaces of the second sub-LED 62b from the first electrical connector trace 80 so that an electrical signal from the bottom contact 72a spreads into the top surface of the second sub-LED 62b. The first side insulator layer 74 on the third sub-LED 62c similarly insulates the side of the third sub-LED 62c from the second electrical trace 82 that connects the second sub-LED's bottom contact to the top surface of the third sub-LED 62c.

The second side insulating layer 76 on the first sub-LED 62a insulates the side surfaces of the first sub-LED 62a from the first electrical trace 80 to prevent shorting of the trace 80 to the first sub-LED 62a. Similarly, the second side insulating layer 76 on the second sub-LED 62b prevents shorting of the second electrical trace 82 to the second sub-LED 62b. A second wire bond pad 84, is included on the bottom contact 72c for the third sub-LED 62c, and the second side insulating layer 76 on the third sub-LED 62c insulates the third sub-LED 62c from the second wire bond pad 84. This arrangement of side insulators, bond pads, and electrical traces allows for an electrical signal applied to the LED chip 60 to properly transmit serially through the sub-LEDs 62a-c. The side insulator layers 74, 76 can be made of many different materials such as those used for the submount insulator layer 70, including but not limited to SiN, AlN, SiO2, TiO2, or Al2O3, deposited using known techniques.

Each of the bottom contact layers 72a-c can also comprise a mirror contact 86 adjacent the bottom surface of one or more of the sub-LEDs 62a-c. The mirror can cover the entire bottom surface of the sub-LEDs 62a-c or can cover less than the entire bottom surface so that it is aligned with the light emission opening of the each of the sub-LEDs top surface (i.e. the portion of the top surface not covered by the wire bond pads, traces and insulating materials). The mirror contact 86 can comprise many different materials such as reflective metals, or can comprise reflective structures such as a distributed Bragg reflector (DBR). In addition to serving as an ohmic contact to the bottom layer of the sub-LEDs 62a-c, each mirror is arranged to reflect light emitted from the active region of one of the sub-LEDs 62a-c toward the submount 64 so that the light contributes to useful emission from the top surface of its one of the sub-LEDs 62a-c.

In operation, wire bonds can be coupled to the first and second wire bond pads 78, 84 so that an electrical signal can be applied to the sub-LEDs 62a-c. The electrical signal passes through the first sub-LED 62a and is conducted to the second sub-LED 62b along first electrical trace 80. The signal passes through the second sub-LED 62b and is conducted to the third sub-LED along second electrical trace 82. The signal then passes through the third sub-LED 62c, with all the sub-LEDs emitting light in response to the electrical signal applied to the wire bond pads 78, 84.

FIG. 13 shows another embodiment of a monolithic LED chip 110 according to the present invention comprising a sub-LEDs 112a-c. The LED chip 110 has many of the similar features as the LED chip 60 and for those similar features the same reference numbers will be used in describing this embodiment (and subsequent embodiments) with the understanding that the description above is applicable to this embodiment. The LED chip 110 comprises a submount 64, with a bond metal stack 68 and submount insulator layer 70 arranged successively on the submount 64. Bottom contacts 72a-d are included with each one being between one of the sub-LEDs 112a-c and the insulator layer 70.

The sub-LEDs 112a-c can have the same features as sub-LEDs 62a-c described including the semiconductor layers, contacts, phosphors, buffer, nucleation, contact and current spreading layers as well as light extraction layers and elements. The sub-LEDs 112a-c can also be flip-chip mounted to the submount 64 as described above with the sub-LEDs 112a-c separated from a single junction LED and serially coupled together. The sub-LEDs 112, however, have lateral geometry instead of vertical geometry, such that the contacts for each of the sub-LEDs are accessible from each of the sub-LEDs bottom surface. In one embodiment of a lateral geometry device, a portion of each of sub-LEDs p-type layer and active region is removed, such as by etching to expose a contact mesa on the n-type layer. A contact area is provided on the mesa of the n-type layer such that the contacts the sub-LEDs are contacted from the same side; the bottom surface in this case. The contacts are formed prior to being covered by the insulator layer 70, and prior to flip-chip mounting to the submount 64.

The bottom contact 72a between the first sub-LED 112a and the insulator layer 70 comprises a first wire bond pad 78 arranged so that an electrical signal applied to it spreads into the bottom contact 72a. The electrical signal spreads from the bottom contact 72a into first sub-LED 112a. The first contact mesa 114a of first sub-LED 112a overlaps the second bottom contact 72b and a first contact 116a is arranged between contact mesa 114a and the second bottom contact 72b. An electrical signal at the first contact mesa 114a conducts through the first contact 116a to the second bottom contact 72b. The electrical signal at the second bottom contact 72b spreads into the second sub-LED 112b. Similarly, the second contact mesa 114b overlaps the third bottom contact 72c, and a second contact 116b spreads current from the second contact mesa 114b to the third bottom contact 72c. The third bottom contact 72c spreads to the third sub-LED 112c. The third contact mesa 114c overlaps the fourth bottom contact 72d, and a third contact 116c spreads current to the fourth bottom contact 72d. A second wire bond pad 84 is on the fourth bottom contact 72d.

Insulation regions 118 are included adjacent to the wire bond pads 78, 84, and the first, second and third mesa contacts to insulate them from the adjacent semiconductor layers of the sub-LEDs 112a-c. This prevents shorting of these features to undesirable layers of the sub-LEDs 112a-c. The insulator regions 118 can be made of the same material as the side insulators described above including but not limited to SiN, AlN, SiO2, TiO2, or Al2O3, deposited using known techniques.

Like the LED chip 60 described above, wire bonds can be coupled to wire bond pads 78, 84 and an electrical signal passes from the wire bond pads 78, 84 serially through the sub-LEDs 112a-c. A signal passes from wire bond pad 78 to the first bottom contact 72a, through sub-LED 112a and to the first contact mesa 114a. The signal at the first contact mesa 114a spreads into the second bottom contact 72b and continues similarly through sub-LEDs 112b, 112c to the second wire bond pad 84. The LED chip 110 is provided without the need for wire bonds or conductive traces covering the sub-LEDs 112a-c.

FIG. 14 shows still another embodiment of an LED chip 130 according to the present invention that has vertical geometry sub-LEDs 132a-c serially fabricated and interconnected in the same way as the sub-LEDs 62a-c in LED chip 60 described above. In this embodiment, however, the submount 134 comprises an insulating material, and accordingly features do not need to be included to insulate the sub-LEDs 132a-c from the submount 134. Instead, the sub-LEDs can be mounted to the submount 134 using a dielectric wafer bond layer 136 between the submount 134 and the sub-LEDs 132a-c. An electrical signal spreads serially through the sub-LEDs 132a-c from wafer bond pad 78, through the bottom contact 72a-c, through the first and second electrical traces 80, 82 and to the second wire bond pad 84. Because the submount 134 is insulating, the electrical passing though these features does not short to the submount. Further, because the submount 134 is insulating the electrical breakdown characteristics of the dielectric layer 136 is less critical.

FIG. 15 shows still another embodiment of a monolithic LED chip 160 according to the present invention that relies on other means to separate the sub-LEDs 162a-c. The sub-LEDs 162a-c have lateral geometry although this embodiment is equally applicable to vertical geometry devices. The sub-LEDs 162a-c are flip-chip mounted on a submount 64, with a metal bond stack 68 and submount insulator layer 70. Each of the bottom contacts 72a-d is arranged between the sub-LEDs 162a-c in a similar manner to the arrangement shown in LED chip 100 in FIG. 12. A first wire bond pad 78 is on the bottom contact 72a, and a second wire bond pad 84 is on the bottom contact 72d.

Instead of mechanical separation of the sub-LEDs 162a-c from the single junction LED, the different regions are isolated electrically from one another using isolation implants to form insulating or semi-insulating regions in the LED's semiconductor material. Different implants are also used to create conductive paths through the LED's semiconductor material to allow for lateral geometry operation of the sub-LEDs without having to form a contact mesa.

In the embodiment shown, first, second and third conductive implants 164a-c are included in the sub-LEDs 162a-c, with each providing a conductive path from one of the first, second and third bottom contacts 72b-c, respectively, to one of the doped layers within each of the sub-LEDs. For flip-chip sub-LEDs the conductive paths run from the bottom contacts 72b-c to the n-doped layer. The conductive paths can be formed using n+ implanting of compounds such as silicon and oxygen, although other Group V or VI elements can also be used. Known ion implanting methods can be used, and in some embodiments the n+ implant may require activation by annealing. The conductive implants 164a-c provide the advantage of having a conductive path to the n-doped semiconductor layer without having to form a contact mesa. It is understood, however, that this arrangement can also be used in embodiments having a contact mesa as described above.

Deep isolation implants 166a, 166b can be used to provide electrical isolation between the sub-LEDs 162a-c, with each of the implants extending through the semiconductor material of the LED. Many different materials can be used for the isolation implant including, but not limited to, nitrogen or iron. These implants 166a, 166b comprise semi-insulating or insulating regions that block conduction between adjacent sub-LEDs in much that same way as mechanical separation.

Shallow isolation implants 168a-c are provided in the sub-LEDs 162a-c over each of the spaces between the bottom contacts 72a-d with each of the shallow implants 168a-c passing up through the bottom doped layer of its one of the sub-LED 162a-c. In the embodiment shown the bottom doped layer comprises the p-type doped layer. The shallow isolation implants 168a-c block electrical signals passing through each of the p-type layers from shorting to the conductive implants 164a-c and the adjacent ones of the bottom contacts 72b-d. This provides a path for the electrical signal through each of the sub-LEDs 162a-c that causes them to emit, with the sub-LEDs 162a-c electrically connected in series between the first and second wire bond pads 78, 84.

FIG. 16 shows still another embodiment of an LED 180 according to the present invention having sub-LEDs 182a-c also relying on implants to form insulating or semi-insulating regions in the LED's semiconductor material and implants to create conductive paths. In this embodiment, however, the single junction LED comprises an insulating or semi-insulating buffer layer 184. To form the necessary insulation between adjacent ones of the sub-LEDs 182a-c isolation implants 186a, 186b are included that pass through the semiconductor material to the buffer layer. Current is blocked from passing between the sub-LEDs 182a-c by the isolation implants 186a, 186b and the buffer layer 184. Shallow isolation implants 188a-c that are similar to the shallow isolation implants 168a-c in LED chip 160, and also electrically isolate the p-type layer from the n-contact. Conductive implants 190a-c are also included that are similar to conductive implants 164a-c and provide electrical connection to the n-type layer through other semiconductor layers of the LED chip 180. This arrangement also provides a path for the electrical signal through each of the sub-LEDs 182a-c that causes them to emit, with the sub-LEDs 182a-c electrically connected in series between the first and second wire bond pads 78, 84.

As discussed above, the high voltage and low current operation is achieved by connecting the individual sub-LEDs in series on a submount, with some embodiments having a submount that is the same or similar to that used for a single junction LED chip. To achieve efficient operation, the active emission area for a given chip footprint should be maximized. As mentioned above, in some embodiments the alignment tolerance between and critical dimension of each fabrication level is 2 um or less so that little active area is wasted between adjacent junctions. This helps maximize the active emission area of the LED chips according to the present invention. Other embodiments can have other features and architecture that further maximize the active region.

FIG. 17 shows another embodiment of a monolithic LED chip 200 according to the present invention wherein the active emission region can be increased by minimizing the area occupied by bond pads. The LED chip 200 is similar to the monolithic LED chip 60 shown in FIG. 7 and comprises sub-LEDs 202a-c on a submount 64. The LED chip 200 further comprises a bond metal stack 68 and submount insulator layer 70 arranged successively on the submount 64, between the submount 64 and the sub-LEDs 202a-c. Bottom contacts 72a-c are included with each one being between one of the sub-LEDs 202a-c and the insulator layer 70. The first sub-LED 202a can have a top wire bond pad 78 that is in electrical contact with one of the first sub-LEDs contacts. To allow for serial interconnection, each of the sub-LEDs 202a-c can also have first and second side insulators 74, 76, with traces 80, 82 interconnecting the sub-LEDs.

It is understood that wire bond pads can have many different shapes and sizes with one conventional bond pad having an area of approximately 150 μm square. In the embodiment shown in FIG. 7, the active emission area of sub sub-LED 202c is removed (i.e. etched) to leave a mesa for the second contact 84. This reduces the active region available for emission.

Referring again to FIG. 17, to help minimize this reduction in active emission area caused in forming the second bond pad mesa, in LED chip 200 can comprise an electrically conductive via 204 that is used instead of a bond pad for making electrical connection to the bottom contact 72c. In the embodiment shown, the via 204 passes through the insulating layer 70 to the metal stack 68, but it is understood that vias in other embodiments can extend further, such as to and/or partially through the submount 64. The via 204 has a lateral portion 204a that extends over the top surface of the bottom contact 72c to provide good electrical contact between the two.

Like the LED 60 in FIG. 7, a wire bond can be coupled to the first bond pad 78 so that an electrical signal can be applied to the sub-LEDs 202a-c. In this embodiment, however, the signal is applied to the sub-LEDs 202a-c across bond pad 78 and the submount 64. The electrical signal passes first bond pad 78 through the first sub-LED 202a and is conducted to the second sub-LED 202b along first electrical trace 80. The signal passes through the second sub-LED 202b and is conducted to the third sub-LED 202c along second electrical trace 82. The signal then passes through the third sub-LED 202c. Unlike LED 60 in FIG. 7, the signal does not pass from the third sub-LED 202c to a bond pad and wire bond. Instead, the signal passes through the via 204 and to the conductive metal stack 68. The signal then passes through the submount 64, with the submount electrically coupled to allow the signal to leave the LED 200 through the submount. In some embodiments, the LED chip 200 can be mounted to printed circuit board (PCB), heat sink, or other similar structure having electrically conductive features coupled to the submount 64. In the embodiment shown all the sub-LEDs 202a-c emit light in response to the electrical signal applied to the wire bond pads 78 and the submount 64.

By utilizing a via instead of a bond pad at sub-LED 202c, less of the active region needs to be removed. In comparison to a bond pad which can require an area of 150 μm×150 μm or more, the via requires only a fraction of the area. In some embodiments the via needs an area of approximately 40 μm×40 μm or less, while in other embodiments it can require an area approximately 30 μm×30 μm or less. In still other embodiments it can require an area of approximately 20 μm×20 μm or less. This reduction in size compared to the wire bond pad results in an increase in sub-LED active area and corresponding increase in efficiency.

The vias according to the present invention can be formed using conventional methods, such as photolithographic and etching processes to form the opening for the via and metallization processes for forming the via. It is understood that this via arrangement can be used similarly in any of the LED embodiments described above having a conductive submount. For example, the LED 110 in FIG. 13 can be provided with a vias instead of wire bond pad 84, with the via being arranged similar to via 204 in FIG. 17. Vias can also be provided in LEDs 160 and 180 shown in FIGS. 15 and 16, respectively, in place of wire bond pad 84.

A via arrangement according to the present invention can also be used in embodiments having an electrically insulating substrate. FIG. 18 shows an LED chip 210 that is similar to the LED 130 shown in FIG. 14, and comprises first, second and third sub-LEDs 212a-c mounted on a dielectric wafer bond layer 136 and insulating submount 134. An electrical signal spreads serially through the sub-LEDs 212a-c from wafer bond pad 78, through the bottom contacts 72a-c, through the first and second electrical traces 80, 82. This embodiment, however, does not have a second wire bond pad, but instead has a via 214 passing through the dielectric layer 136 and submount 134. The via also has a lateral portion 214a providing good electrical contact to the bottom contact 72c. Because the submount 134 is electrically insulating, the via should pass through and to the bottom surface of the submount 134. This makes the vias 214 available for electrical contact at the LEDs bottom surface. In some embodiments a conductive layer 216 can be included on the bottom surface of the submount 64 that is in electrical contact with the via 214 to allow for efficient electrical contact to the 214 at the LEDs bottom surface.

Like the embodiment above, the via takes only a fraction of the area on the LED chip that would be needed for a wire bond pad. By using a via in place of a wire bond pad, less of the active area is removed. This leaves more LED active area for light emission, thereby increasing the overall efficiency of the LED chip.

It is also understood that different embodiments can have more than one via and the vias can be in many different locations. In those embodiments having multiple vias, the vias can have different shapes and sizes and can extend to different depths in the LED. It is also understood that different embodiments can also comprise vias used in place of the first wire bond pad.

As mentioned above, one of the advantages of the present invention is its increased failure tolerance compared to single junction LED chips. Referring now to FIG. 19, a monolithic LED chip 220 is shown having a plurality of sub-LEDs 222 serially connected on a submount 224. Sub-LED 222a is shown as a sub-LED with a failed junction. When this sub-LED junction fails, the sub-LED 222a may not emit light, but it can still conduct such that the electrical signal applied to sub-LED 222a will conduct to the remaining sub-LEDs that follow in the serial connection. The result is that all the sub-LEDs 222 can emit except the one failed sub-LED 222a. In many applications the reduction in luminous flux from a single failed sub-LED can be acceptable. By contrast, when the junction fails in a single junction LED chip, the device does not emit light and cannot be used.

Different embodiments of the present invention can comprise other features to further increase failure tolerance. FIG. 20 shows another embodiment of an LED chip 230 according to the present invention that is similar to the LED chip 60 shown in FIGS. 6 and 7, and described above. It includes first, second and third sub-LEDs 232a-c mounted on an insulating layer 70, which is on a metal stack and submount (not visible in view shown). The LED chip 230 further comprises a first wire bond pad 78 and a second wire bond pad 84. In this embodiment, however, the LED chip can comprise multiple interconnected traces between the sub-LEDs 232a-c, with the embodiment shown having two interconnecting traces. First electrical traces 80a and 80b can be included between and interconnecting the first and second sub-LEDs 232a, 232b, and second electrical traces 82a and 82b can be included between and interconnecting the second and third sub-LEDs 232b, 232c. The LED chip 230 can also comprise first and second side insulating layers as described to provide electrical insulation between the bond pads or the first and second electrical traces that carry an electrical signal to the top surface of the sub-LEDs 232a-c.

Providing multiple, spatially independent electrical interconnects between the sub-LEDs creates a LED chip with increases defect or fault tolerance. If one of the electrical traces fails between two of the sub-LEDs fails, such as by becoming electrically open, the other of the electrical trace between the same LEDs can carry an electrical signal between the two. This arrangement allows for the LED chip to remain operable, even if one of the traces between the two of the sub-LEDs fails. It is understood that LED chips according to the present invention can have more than two electrical traces between adjacent sub-LEDs and that different numbers of traces can be included between different sub-LEDs. It is also understood that other sub-LED features can also be redundant to increase fault tolerance, such as the wire bond pads and/or vias described above.

The present invention can be used in many different lighting applications, and in particular those using a small sized high output light source. Some of these include, but are not limited to, street lights, architectural lights, home and office lighting, display lighting and backlighting.

Although the present invention has been described in detail with reference to certain preferred configurations thereof, other versions are possible. Therefore, the spirit and scope of the invention should not be limited to the versions described above.

Claims

1. A LED chip, comprising:

a plurality of sub-LEDs collectively bonded by a common bond layer to a submount, wherein the common bond layer does not electrically interconnect the plurality of sub-LEDs;
electrically conductive and electrically insulating features serially interconnecting said sub-LEDs; and
at least one via arranged to electrically couple at least one of said sub-LEDs to said submount.

2. The LED chip of claim 1, wherein said submount is electrically conductive, an electrical signal on said via passing through said submount.

3. The LED chip of claim 1, wherein said submount is electrically insulating, said via running through said submount.

4. The LED chip of claim 1, further comprising a wire bond pad electrically coupled to said first of said serially interconnected sub-LEDs, said via electrically coupled to the last of said serially interconnected sub-LEDs.

5. The LED chip of claim 1, wherein an electrical signal applied across the wire bond pad and said via causes said sub-LEDs to emit light.

6. The LED chip of claim 1, wherein said sub-LEDs are formed from a single junction LED.

7. The LED chip of claim 1, comprising a plurality of electrically conductive features serially interconnecting two of said sub-LEDs, each said electrically conductive feature capable of spreading said electrical signal between said two of said sub-LEDs.

8. The LED chip of claim 1, further comprising an insulator layer between said submount and said sub-LEDs.

9. The LED chip of claim 1, wherein the voltage necessary to drive said sub-LEDs is dependent on the number of said serially interconnected sub-LEDs and the junction voltage of said sub-LEDs.

10. The LED chip of claim 1, wherein the active area utilization ratio is greater than 50%.

11. The LED chip of claim 1, wherein the active area utilization ratio is greater than 75%.

12. The LED chip of claim 1, wherein said sub-LEDs are flip-chip mounted on said substrate.

13. The LED chip of claim 1, wherein the alignment tolerance between said sub-LEDs is less than 5 microns.

14. The LED chip of claim 1, wherein the alignment tolerance between said sub-LEDs is less than 2 microns.

15. The LED chip of claim 1, emitting a white light from said sub-LEDs.

16. A LED chip, comprising:

a plurality of sub-LEDs mounted on a submount;
connector traces serially interconnecting said sub-LEDs;
insulating features to insulate portions of said sub-LEDs from said connector traces;
at least one bottom contact disposed between at least one of said sub-LEDs and said submount; and
at least one via extending perpendicularly from said submount to contact a sidewall of said at least one bottom contact of said at least one of said sub-LEDs.

17. The LED chip of claim 16, further comprising a plurality of bottom contacts, each of which is between one of said sub-LEDs and said submount.

18. The LED chip of claim 16, further comprising a metal stack and an insulating layer arranged between said sub-LEDs and said submount, said via passing through said insulating layer.

19. The LED chip of claim 16, wherein said submount is electrically conductive, and wherein said via contacts said submount.

20. The LED chip of claim 16, wherein said submount is electrically insulating, said via running through said submount.

21. The LED chip of claim 16, further comprising a wire bond pad electrically coupled to said first of said serially interconnected sub-LEDs, said via electrically coupled to the last of said serially interconnected sub-LEDs.

22. The LED chip of claim 16, wherein an electrical signal applied across the wire bond pad and said via causes said sub-LEDs to emit light.

23. The LED chip of claim 16, wherein an electrical signal applied across the wire bond pad and said submount causes said sub-LEDs to emit light.

24. The LED chip of claim 16, wherein at least two of said sub-LEDs is interconnected by a plurality of said connector traces.

25. A LED chip, comprising:

a plurality of sub-LEDs on a submount; and
a plurality of electrically conductive features serially interconnecting at least some of said sub-LEDs, wherein at least two of said sub-LEDs are electrically interconnected by more than one of said conductive features that provide at least one redundant electrical connection between the at least two of said sub-LEDs, each one of said conductive features capable of spreading an electrical signal between said two of said sub-LEDs.

26. The LED chip of claim 25, wherein said more than one conductive features comprise at least two conductive traces.

27. The LED chip of claim 25, wherein each of said conductive features is capable of spreading an electrical signal between said two of said sub-LEDs such that said sub-LEDs emit light in response to said signal.

28. The LED chip of claim 25, further comprising insulating features cooperating with said conductive features to allow said signal to spread between said two of said sub-LEDs.

29. A LED chip, comprising:

a plurality of sub-LEDs on a submount; and
a plurality of electrically conductive paths serially connecting at least some of said sub-LEDs, wherein first and second contacts of respective adjacent first and second ones of said serially connected sub-LEDs are connected by more than one of said electrically conductive paths.
Referenced Cited
U.S. Patent Documents
4946547 August 7, 1990 Palmour et al.
5200022 April 6, 1993 Kong et al.
RE34861 February 14, 1995 Davis et al.
5959316 September 28, 1999 Lowery
6375340 April 23, 2002 Biebl et al.
6480389 November 12, 2002 Shie et al.
6486499 November 26, 2002 Krames et al.
6489637 December 3, 2002 Sakamoto et al.
6547249 April 15, 2003 Collins et al.
6642652 November 4, 2003 Collins et al.
6657236 December 2, 2003 Thibeault et al.
6791259 September 14, 2004 Stokes
6828596 December 7, 2004 Steigerwald et al.
6869812 March 22, 2005 Liu
6946309 September 20, 2005 Camras et al.
6972438 December 6, 2005 Li et al.
7154125 December 26, 2006 Koide et al.
7227190 June 5, 2007 Yasukawa et al.
7329905 February 12, 2008 Ibbetson et al.
7335920 February 26, 2008 Denbaars et al.
7348212 March 25, 2008 Schiaffino et al.
7518158 April 14, 2009 Keller et al.
7683377 March 23, 2010 Nagai
7709282 May 4, 2010 Fukshima et al.
7714342 May 11, 2010 Lee et al.
7821023 October 26, 2010 Yuan et al.
7985970 July 26, 2011 Ibbetson et al.
20020139987 October 3, 2002 Collins et al.
20020180351 December 5, 2002 McNulty
20040089872 May 13, 2004 Whitworth et al.
20040217364 November 4, 2004 Tarsa et al.
20050121686 June 9, 2005 Keller et al.
20050139252 June 30, 2005 Shim
20050224821 October 13, 2005 Sakano
20060060874 March 23, 2006 Edmond
20060063289 March 23, 2006 Negley
20060081869 April 20, 2006 Lu et al.
20060273335 December 7, 2006 Asahara
20070102693 May 10, 2007 Nagai
20070158668 July 12, 2007 Tarsa et al.
20070262338 November 15, 2007 Higashi et al.
20080006837 January 10, 2008 Park et al.
20080173884 July 24, 2008 Chitnis et al.
20080179602 July 31, 2008 Negley et al.
20080179611 July 31, 2008 Chitnis et al.
20080211416 September 4, 2008 Negley et al.
20080217635 September 11, 2008 Emerson
20080258168 October 23, 2008 Loh et al.
20090008654 January 8, 2009 Nagai
20090050907 February 26, 2009 Yuan et al.
20090050908 February 26, 2009 Yuan et al.
20090096386 April 16, 2009 Yeh et al.
20090109151 April 30, 2009 Kim et al.
20090121241 May 14, 2009 Keller et al.
20090189165 July 30, 2009 Song
20090261356 October 22, 2009 Lee et al.
20090267085 October 29, 2009 Lee et al.
20090283787 November 19, 2009 Donofrio et al.
20100059733 March 11, 2010 Shei et al.
20100109030 May 6, 2010 Krames et al.
20100155746 June 24, 2010 Ibbetson et al.
20100252840 October 7, 2010 Ibbetson et al.
20100258819 October 14, 2010 Marfeld et al.
20100320483 December 23, 2010 Kadotani et al.
20110006312 January 13, 2011 Hsu
20110079795 April 7, 2011 Nagai
20110085271 April 14, 2011 Parker et al.
20110101394 May 5, 2011 McKenzie et al.
20110121347 May 26, 2011 Liu et al.
Foreign Patent Documents
20020077135 October 2002 KR
WO 8300408 February 1983 WO
WO 2007141763 December 2007 WO
WO 2009039805 April 2009 WO
Other references
  • International Search Report and Written Opinion for Patent Application No. PCT/US2011/001741, mailed Feb. 14, 2012.
  • International Preliminary Report Corresponding to International Application No. PCT/US2011/039696; Date of Mailing: Dec. 27, 2012; 7 Pages.
  • U.S. Appl. No. 12/418,816, filed Apr. 2009.
  • U.S. Appl. No. 11/985,410, filed Nov. 2007.
  • Windisch et al. “Impact of Texture-Enhanced Transmission on High-Efficiency Surface-Textured Light-Emitting Diodes”, Applied Physics Letters, vol. 79, No. 15, Oct. 2001, pp. 2315-2317.
  • Schnitzer et al. “30% External Quantum Efficiency From Surface Textured, Thin-Film Light-Emitting Diodes,” Applied Physics Letters, Oct. 18, 1993, vol. 63, No. 16, pp. 2174-2176.
  • Windisch et al. “Light-Extraction Mechanisms in High-Efficiency Surface-Textured Light-Emitting Diodes”, IEEE Journal on Selected Topics in Quantum Electronics, vol. 8, No. 2, Mar./Apr. 2002, pp. 248-255.
  • Streubel, et al. “High Brightness AlGaInP Light-Emitting Diodes”, IEEE Journal on Selected Topics in Quantum Electronics, vol. 8, No. 2, Mar./Apr. 2002, pp. 321-332.
  • Nichia Corp. White LED, Part No. NSPW300BS, Apr. 7, 2006.
  • Nichia Corp. White LED, Part No. NSPW312BS, Apr. 7, 2006.
  • Cree® EZ700™ and EZ1000 EZBright™ LED chip, data sheets.
  • TitanTurbo™ LED Light Engines by LAMINA, 2008 data sheet1-14.
  • U.S. Appl. No. 11/656,759, filed Jan. 22, 2007.
  • U.S. Appl. No. 11/899,790, filed Sep. 7, 2007.
  • U.S. Appl. No. 11/473,089, filed Jun. 21, 2006.
  • Acriche LED by Seoul Semiconductor data sheet, dated: 2007, as available at www.acriche.com/en/product/prd/acriche.asp As retrieved on Jun. 22, 2009 pp. 1-2.
  • International Search Report Corresponding to International Application No. PCT/US2011/039696; Date of Mailing: Sep. 28, 2011; 8 pages.
  • International Search Report Corresponding to International Application No. PCT/US12/47992; Date of Mailing: Oct. 1, 2012; 10 Pages.
  • International Search Report Corresponding to International Application No. PCT/US12/48004; Date of Mailing: Oct. 12, 2012; 9 Pages.
Patent History
Patent number: 8476668
Type: Grant
Filed: Jun 11, 2010
Date of Patent: Jul 2, 2013
Patent Publication Number: 20100252840
Assignee: Cree, Inc. (Goleta, CA)
Inventors: James Ibbetson (Santa Barbara, CA), Sten Heikman (Goleta, CA)
Primary Examiner: Dao H Nguyen
Application Number: 12/814,241