Manufacture Or Treatment Of Semiconductor Device (epo) Patents (Class 257/E21.002)

  • Publication number: 20130154109
    Abstract: The disclosure provides an interposer with conductive paths, a three-dimensional integrated circuit (3D IC), a method of reducing capacitance associated with conductive paths in an interposer and a method of manufacturing an interposer. In one embodiment the interposer includes: (1) a semiconductor substrate that is doped with a dopant, (2) conductive paths located within said semiconductor substrate and configured to provide electrical routes therethrough and (3) an ohmic contact region located within said semiconductor substrate and configured to receive a back bias voltage.
    Type: Application
    Filed: December 16, 2011
    Publication date: June 20, 2013
    Applicant: LSI Corporation
    Inventors: Ramnath Venkatraman, John W. Osenbach, Anwar Ali, Donald E. Hawk, Robert J. Madge
  • Publication number: 20130154034
    Abstract: A method and system for setting the direction of pinned layers in a magnetic junction are described. In one aspect, a magnetic field greater than the coercivity of the layers in a pinned layer but less than the coupling field between the layers is applied. In another aspect the pinned layers are switched from an anti-dual state to a dual state using a spin transfer torque current. In another aspect, a magnetic junction having a partial perpendicular anisotropy (PPMA) layer in the pinned layer is provided. In some aspects, the PPMA layer is part of a synthetic antiferromagnetic structure. In some embodiments, a decoupling layer is provided between the PPMA layer and another ferromagnetic layer in the pinned layer.
    Type: Application
    Filed: December 20, 2011
    Publication date: June 20, 2013
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Dmytro Apalkov, Alexey Vasilyevitch Khvalkovskiy, Vladimir Nikitin, Mohamad Towfik Krounbi, Xueti Tang, Se Chung Oh, Woo Chang Lim, Jang Eun Lee, Ki Woong Kim, Kyoung Sun Kim
  • Patent number: 8466535
    Abstract: The spikes in current and voltage that result from the failure of a galvanic dielectric layer are safely contained by a galvanic isolation fuse that pops and forms and open circuit between a high-voltage die and a low-voltage die in response to the failure of the galvanic dielectric layer.
    Type: Grant
    Filed: August 12, 2011
    Date of Patent: June 18, 2013
    Assignee: National Semiconductor Corporation
    Inventors: Peter J. Hopper, William French, Ann Gabrys, Martin Fallon
  • Publication number: 20130146865
    Abstract: Disclosed are a high-sensitivity transparent gas sensor and a method for manufacturing the same. The transparent gas sensor includes a transparent substrate, a transparent electrode formed on the transparent substrate and a transparent gas-sensing layer formed on the transparent electrode. The transparent gas-sensing layer has a nanocolumnar structure having nanocolumns formed on the transparent electrode and gas diffusion pores formed between the nanocolumns.
    Type: Application
    Filed: July 6, 2012
    Publication date: June 13, 2013
    Applicant: KOREA INSTITUTE OF SCIENCE AND TECHNOLOGY
    Inventors: Ho Won JANG, Seok Jin YOON, Jin Sang KIM, Chong Yun KANG, Ji Won CHOI, Hi Gyu MOON
  • Publication number: 20130146996
    Abstract: The present disclosure provides for magnetic devices and methods of fabricating such a device. In one embodiment, a magnetic device includes a first elliptical pillar of first material layers; a second elliptical pillar concentrically disposed over the first elliptical pillar, the second elliptical pillar includes second material layers. The second elliptical pillar is smaller than the first elliptical pillar in size.
    Type: Application
    Filed: December 8, 2011
    Publication date: June 13, 2013
    Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
    Inventors: Chwen Yu, Tien-Wei Chiang, Kai-Wen Cheng
  • Publication number: 20130146959
    Abstract: An ETSOI transistor and a capacitor are formed respectively in a transistor and capacitor region thereof by etching through an ETSOI and thin BOX layers in a replacement gate HK/MG flow. The capacitor formation is compatible with an ETSOI replacement gate CMOS flow. A low resistance capacitor electrode makes it possible to obtain a high quality capacitor or varactor. The lack of topography during dummy gate patterning are achieved by lithography in combination accompanied with appropriate etch.
    Type: Application
    Filed: December 12, 2011
    Publication date: June 13, 2013
    Applicant: International Business Machines Corporation
    Inventors: Kangguo Cheng, Bruce Doris, Ali Khakifirooz, Ghavam Shahidi
  • Publication number: 20130149871
    Abstract: The present disclosure provides for methods and systems for controlling profile uniformity of a chemical vapor deposition (CVD) film. A method includes depositing a first layer on a substrate by CVD with a first shower head, the first layer having a first profile, and depositing a second layer over the first layer by CVD with a second shower head, the second layer having a second profile. The combined first layer and second layer have a third profile, and the first profile, the second profile, and the third profile are different from one another.
    Type: Application
    Filed: December 7, 2011
    Publication date: June 13, 2013
    Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
    Inventors: Ming-Shiou Kuo, Chih-Tsung Lee, You-Hua Chou, Ming-Chin Tsai, Chia-Ho Chen, Chin-Hsiang Lin
  • Patent number: 8461587
    Abstract: An ion-sensitive sensor with an EIS structure includes: a semiconductor substrate, on which a layer of a substrate oxide 103 is produced; an adapting or matching layer, which is prepared on the substrate oxide; a chemically stable intermediate insulator, which is deposited on the adapting or matching layer; and a sensor layer, which comprises a tantalum oxide or a tantalum oxynitride, and which is applied on the intermediate insulator; wherein the intermediate insulator comprises hafnium oxide or zirconium oxide or a mixture of zirconium oxide and hafnium oxide, and wherein the adapting or matching layer differs in its chemical composition and/or in its structure from the intermediate insulator and from the substrate oxide.
    Type: Grant
    Filed: March 15, 2010
    Date of Patent: June 11, 2013
    Assignee: Endress + Hauser Conducta Gesellschaft für Mess- und Regeltechnik mbH + Co. KG
    Inventors: Eberhard Kurth, Christian Kunath, Torsten Pechstein
  • Publication number: 20130140654
    Abstract: A capacitive micromachined ultrasonic transducer (CMUT), which has a conductive structure that can vibrate over a cavity, has a number of vent holes that are formed in the bottom surface of the cavity. The vent holes eliminate the deflection of the CMUT membrane due to atmospheric pressure which, in turn, allows the CMUT to receive and transmit low frequency ultrasonic waves.
    Type: Application
    Filed: December 2, 2011
    Publication date: June 6, 2013
    Inventors: Steven Adler, Peter Johnson, Ira Oaktree Wygant
  • Publication number: 20130140667
    Abstract: A semiconductor structure includes a substrate, a first power device and a second power device in the substrate, at least one isolation feature between the first and second power device, and a trapping feature adjoining the at least one isolation feature in the substrate.
    Type: Application
    Filed: December 1, 2011
    Publication date: June 6, 2013
    Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
    Inventors: Alex KALNITSKY, Chih-Wen YAO, Jun CAI, Ruey-Hsin LIU, Hsiao-Chin TUAN
  • Publication number: 20130140650
    Abstract: A method includes forming a Micro-Electro-Mechanical System (MEMS) device on a front surface of a substrate. After the step of forming the MEMS device, a through-opening is formed in the substrate, wherein the through-opening is formed from a backside of the substrate. The through-opening is filled with a dielectric material, which insulates a first portion of the substrate from a second portion of the substrate. An electrical connection is formed on the backside of the substrate. The electrical connection is electrically coupled to the MEMS device through the first portion of the substrate.
    Type: Application
    Filed: December 2, 2011
    Publication date: June 6, 2013
    Applicant: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Te-Hao Lee, Yuan-Chih Hsieh
  • Patent number: 8455322
    Abstract: Disclosed is an improved semiconductor structure (e.g., a silicon germanium (SiGe) hetero-junction bipolar transistor) having a narrow essentially interstitial-free SIC pedestal with minimal overlap of the extrinsic base. Also, disclosed is a method of forming the transistor which uses laser annealing, as opposed to rapid thermal annealing, of the SIC pedestal to produce both a narrow SIC pedestal and an essentially interstitial-free collector. Thus, the resulting SiGe HBT transistor can be produced with narrower base and collector space-charge regions than can be achieved with conventional technology.
    Type: Grant
    Filed: March 8, 2010
    Date of Patent: June 4, 2013
    Assignee: International Business Machines Corporation
    Inventors: Oleg Gluschenkov, Rajendran Krishnasamy, Kathryn T. Schonenberg
  • Patent number: 8455964
    Abstract: An electromechanical transducer includes a plurality cells that are electrically connected to form a unit. Each of the cells includes a first electrode and a second electrode provided with a gap being disposed therebetween. Dummy cells that are not electrically connected to the cells are provided around the outer periphery of the unit of the cells.
    Type: Grant
    Filed: December 14, 2009
    Date of Patent: June 4, 2013
    Assignee: Canon Kabushiki Kaisha
    Inventors: Yoshitaka Zaitsu, Takehiko Kawasaki
  • Publication number: 20130134529
    Abstract: There is provided an electric device including a base member, a beam elastically deformable to bend upward and having an outline partially defined by a slit formed in the base member, a conductive pattern provided on a top surface of the beam, a contact electrode provided above the conductive pattern, the contact electrode coming into contact with the conductive pattern, and a bridge electrode elastically deformable, the bridge electrode connecting the conductive pattern and a portion of the base member outside the outline.
    Type: Application
    Filed: September 13, 2012
    Publication date: May 30, 2013
    Applicant: FUJITSU LIMITED
    Inventors: Tadashi Nakatani, Hisao Okuda, Takashi Katsuki
  • Publication number: 20130134530
    Abstract: Embodiments related to semiconductor manufacturing and semiconductor devices with semiconductor structure are described and depicted.
    Type: Application
    Filed: November 24, 2011
    Publication date: May 30, 2013
    Inventors: Thoralf KAUTZSCH, Boris BINDER, Torsten HELM, Stefan KOLB, Marc PROBST, Uwe RUDOLPH
  • Publication number: 20130127295
    Abstract: Disclosed are a piezoelectric micro power generator which converts mechanical energy to electric energy to produce electric power and a fabrication method thereof. The piezoelectric micro power generator according to an exemplary embodiment of the present disclosure includes a piezoelectric structure having a silicon base, a lower electrode formed on the silicon base, a piezoelectric film formed on the lower electrode and configured to generate electric energy in response to a change of mechanical strain, an upper electrode formed on the piezoelectric film and a proof mass coupled to a portion of a bottom surface of the silicon base and configured to control response characteristics to vibration frequency, and a frame having an opened cavity of a predetermined size and coupled to a portion of the bottom surface of the silicon base such that the proof mass is located within the cavity so as to suspend the piezoelectric structure.
    Type: Application
    Filed: October 25, 2012
    Publication date: May 23, 2013
    Applicant: Electronics and Telecommunications Research Institute
    Inventor: Electronics and Telecommunications Research
  • Publication number: 20130126998
    Abstract: Radiation detectors and methods of fabricating radiation detectors are provided. One method includes mechanically polishing at least a first surface of a semiconductor wafer using a polishing sequence including a plurality of polishing steps, wherein a last polishing step of the polishing sequence includes polishing with a slurry having a grain size smaller than about 0.1 ?m to create a polished first surface. The method also includes applying (i) an encapsulation layer on a top of the polished first surface to seal the polished first surface and (ii) a photoresist layer on top of the encapsulation layer on the polished first surface. The method further includes creating undercuts of the encapsulation layer under the photoresist layer. The method additionally includes partially etching the polished first surface of the semiconductor via the openings in the photoresist layer and in the encapsulation layer to partially etch the semiconductor creating etched regions.
    Type: Application
    Filed: November 22, 2011
    Publication date: May 23, 2013
    Applicant: General Electric Company
    Inventors: Arie Shahar, Eliezer Traub, Diego Sclar, Peter Rusian
  • Publication number: 20130126988
    Abstract: A semiconductor sensor device is packaged using a footed lid instead of a pre-molded lead frame. A semiconductor sensor die is attached to a first side of a lead frame. The die is then electrically connected to leads of the lead frame. A gel material is dispensed onto the sensor die. The footed lid is attached to the substrate such that the footed lid covers the sensor die and the electrical connections between the die and the lead frame. A molding compound is then formed over the substrate and the footed lid such that the molding compound covers the substrate, the sensor die and the footed lid.
    Type: Application
    Filed: November 23, 2011
    Publication date: May 23, 2013
    Applicant: FREESCALE SEMICONDUCTOR, INC
    Inventor: Wei Yew Lo
  • Publication number: 20130130405
    Abstract: Embodiments of the present invention provide methods and apparatus for forming a patterned magnetic layer for use in magnetic media. According to embodiments of the present application, a silicon oxide layer formed by low temperature chemical vapor deposition is used to form a pattern in a hard mask layer, and the patterned hard mask is used to form a patterned magnetic layer by plasma ion implantation.
    Type: Application
    Filed: October 24, 2012
    Publication date: May 23, 2013
    Inventors: Steven VERHAVERBEKE, Roman GOUK, Li-Qun XIA, Mei-yee SHEK, Yu JIN
  • Publication number: 20130130509
    Abstract: A substrate clamped to a stage is moved in a rastering motion in a site-isolated deposition chamber. The raster pattern may be a radial pattern, predetermined X-Y pattern, horizontal/vertical pattern or random (free-form) pattern. The chamber includes a sputter source to generate the sputtered material which is delivered through an aperture positioned over the substrate. By moving the substrate in a rastering motion, the sputtered material is deposited more equally and uniformly.
    Type: Application
    Filed: November 21, 2011
    Publication date: May 23, 2013
    Applicant: Intermolecular, Inc.
    Inventors: Kent Riley Child, Tony P. Chiang
  • Publication number: 20130128488
    Abstract: A lithium battery includes a cathode, an anode including a component made of silicon, a separator element disposed between the cathode and the anode, an electrolyte, and a substrate. The anode is disposed over the substrate or the anode is integrally formed with the substrate.
    Type: Application
    Filed: November 21, 2011
    Publication date: May 23, 2013
    Applicant: INFINEON TECHNOLOGIES AUSTRIA AG
    Inventors: Magdalena Forster, Katharina Schmut, Bernhard Goller, Guenter Zieger, Michael Sorger, Philemon Schweizer, Michael Sternad
  • Publication number: 20130127879
    Abstract: This disclosure provides systems, methods and apparatus for glass-encapsulated pressure sensors. In one aspect, a glass-encapsulated pressure sensor may include a glass substrate, an electromechanical pressure sensor, an integrated circuit device, and a cover glass. The cover glass may be bonded to the glass substrate with an adhesive, such as epoxy, glass frit, or a metal bond ring. The cover glass may have any of a number of configurations. In some configurations, the cover glass may partially define a port for the electromechanical pressure sensor at an edge of the glass-encapsulated pressure sensor. In some configurations, the cover glass may form a cavity to accommodate the integrated circuit device that is separate from a cavity that accommodates the electromechanical pressure sensor.
    Type: Application
    Filed: November 18, 2011
    Publication date: May 23, 2013
    Applicant: QUALCOMM MEMS TECHNOLOGIES, INC.
    Inventors: David William Burns, Philip Jason Stephanou, Ravindra V. Shenoy, Kurt Edward Petersen
  • Patent number: 8445296
    Abstract: Methods and apparatus for performing end point determination. A method includes receiving a wafer into an etch tool chamber for performing an RIE etch; beginning the RIE etch to form vias in the wafer; receiving in-situ measurements of one or more physical parameters of the etch tool chamber that are correlated to the RIE etch process; providing a virtual metrology model for the RIE etch in the chamber; inputting the received in-situ measurements to the virtual metrology model for the RIE etch in the chamber; executing the virtual metrology model to estimate the current via depth; comparing the estimated current via depth to a target depth; and when the comparing indicates the current via depth is within a predetermined threshold of the target depth; outputting a stop signal. An apparatus for use with the method embodiment is disclosed.
    Type: Grant
    Filed: July 22, 2011
    Date of Patent: May 21, 2013
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Chien Rhone Wang, Tzu-Cheng Lin, Yu-Jen Cheng, Chih-Wei Lai, Hung-Pin Chang, Tsang-Jiuh Wu
  • Patent number: 8445122
    Abstract: A data storage medium includes a carrier substrate having an electrode layer on the surface thereof and a sensitive material layer extending along the electrode layeradapted to be locally modified between two electrical states by the action of a localized electric field. A reference plane extends globally parallel to the sensitive material layer and is configured to accommodate at least one element for application of an electrostatic field in combination with the electrode layer the electrode layer including a plurality of conductive portions having a dimension at most equal to 100 nm in at least one direction parallel to the reference plane and separated by at least one electrically insulative zone, where at least some of the conductive portions are electrically interconnected, the conductive portions defining data write/read locations within the sensitive material layer.
    Type: Grant
    Filed: December 18, 2008
    Date of Patent: May 21, 2013
    Assignees: Commissariat a l 'Energie Atomique, S.O.I. Tec Silicon on Insulator Technologies
    Inventors: Chrystel Deguet, Laurent Clavelier, Franck Fournel, Jean-Sebastien Moulet
  • Publication number: 20130119490
    Abstract: Bulk acoustic wave filters and/or bulk acoustic resonators integrated with CMOS devices, methods of manufacture and design structure are provided. The method includes forming a single crystalline beam from a silicon layer on an insulator. The method further includes providing a coating of insulator material over the single crystalline beam. The method further includes forming a via through the insulator material. The method further includes providing a sacrificial material in the via and over the insulator material. The method further includes providing a lid on the sacrificial material. The method further includes providing further sacrificial material in a trench of a lower wafer. The method further includes bonding the lower wafer to the insulator, under the single crystalline beam. The method further includes venting the sacrificial material and the further sacrificial material to form an upper cavity above the single crystalline beam and a lower cavity, below the single crystalline beam.
    Type: Application
    Filed: November 11, 2011
    Publication date: May 16, 2013
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: David L. HARAME, Stephen E. LUCE, Anthony K. STAMPER
  • Publication number: 20130119491
    Abstract: Bulk acoustic wave filters and/or bulk acoustic resonators integrated with CMOS processes, methods of manufacture and design structures are disclosed. The method includes forming at least one beam comprising amorphous silicon material and providing an insulator material over and adjacent to the amorphous silicon beam. The method further includes forming a via through the insulator material and exposing a material underlying the amorphous silicon beam. The method further includes providing a sacrificial material in the via and over the amorphous silicon beam. The method further includes providing a lid on the sacrificial material and over the insulator material. The method further includes venting, through the lid, the sacrificial material and the underlying material to form an upper cavity above the amorphous silicon beam and a lower cavity below the amorphous silicon beam, respectively.
    Type: Application
    Filed: November 11, 2011
    Publication date: May 16, 2013
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Stephen E. LUCE, Anthony K. Stamper
  • Publication number: 20130122627
    Abstract: Bulk acoustic wave filters and/or bulk acoustic resonators integrated with CMOS devices, methods of manufacture and design structure are provided. The method includes forming a single crystalline beam from a silicon layer on an insulator. The method further includes providing a coating of insulator material over the single crystalline beam. The method further includes forming a via through the insulator material exposing a wafer underlying the insulator. The insulator material remains over the single crystalline beam. The method further includes providing a sacrificial material in the via and over the insulator material. The method further includes providing a lid on the sacrificial material. The method further includes venting, through the lid, the sacrificial material and a portion of the wafer under the single crystalline beam to form an upper cavity above the single crystalline beam and a lower cavity in the wafer, below the single crystalline beam.
    Type: Application
    Filed: November 11, 2011
    Publication date: May 16, 2013
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: David L. HARAME, Anthony K. STAMPER
  • Publication number: 20130121509
    Abstract: A sound transducer includes a substrate with a cavity with extending from a first surface of the substrate, a body at least partially covering the cavity and being connected to the substrate by at least one resilient hinge, a first set of comb fingers mounted to the substrate, and a second set of comb fingers mounted to the body. The first set of comb fingers and the second set of comb fingers are interdigitated and configured to create an electrostatic force driving the body in a direction perpendicular to the first surface of the substrate. The body and the at least one resilient hinge are configured for a resonant or a near-resonant excitation by the electrostatic force.
    Type: Application
    Filed: November 14, 2011
    Publication date: May 16, 2013
    Applicant: Infineon Technologies AG
    Inventors: Shu-Ting Hsu, Alfons Dehe
  • Publication number: 20130122623
    Abstract: A method of manufacturing an optical semiconductor device includes: forming first and second optical semiconductor elements separated from each other by a separation groove on a semiconductor substrate; forming first and second electrodes containing Pt on top surfaces of the first and second optical semiconductor elements, respectively; forming a third electrode electrically connected to the first and second electrodes and preventing the third electrode from being formed in the separation groove; forming first and second Au plated layers on the first and second electrodes, respectively, by electrolytic plating, using the third electrode as a power supply layer; forming a resist covering the first and second Au plated layers by photolithography; and etching the third electrode, using the resist as a mask, to electrically separate the first electrode from the second electrode.
    Type: Application
    Filed: July 2, 2012
    Publication date: May 16, 2013
    Applicant: MITSUBISHI ELECTRIC CORPORATION
    Inventor: Keisuke MATSUMOTO
  • Publication number: 20130119495
    Abstract: Semiconductor stack structures such as magnetic tunnel junction structures having a magnetic free layer that is grown on composite, obliquely deposited seed layers to induce an increased in-plane magnetic anisotropy Hk of the magnetic free layer. In one aspect, a semiconductor device includes a composite seed layer formed on a substrate, and a magnetic layer formed on the composite seed layer. The composite seed layer includes a first seed layer obliquely formed with an incident angle from a surface normal of the substrate along a first direction of the substrate, and a second seed layer obliquely formed with the incident angle on the first seed layer along a second direction of the substrate, opposite the first direction.
    Type: Application
    Filed: November 11, 2011
    Publication date: May 16, 2013
    Applicant: International Business Machines Corporation
    Inventors: Francesco A. Vetrò, Daniel C. Worledge
  • Publication number: 20130119493
    Abstract: A microelectro mechanical system (MEMS) assembly includes a carrier and a MEMS device disposed over the carrier. A buffer layer is disposed over the MEMS device. The Young's modulus of the buffer layer is less than that of the MEMS device.
    Type: Application
    Filed: November 10, 2011
    Publication date: May 16, 2013
    Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
    Inventors: Bruce C. S. CHOU, Chen-Chih FAN
  • Patent number: 8440523
    Abstract: A method is disclosed to fabricate an electro-mechanical device such as a MEMS or NEMS switch. The method includes providing a structure composed of a silicon layer disposed over an insulating layer that is disposed on a silicon substrate. The silicon layer is differentiated into a partially released region that will function as a portion of the electro-mechanical device. The method further includes forming a dielectric layer over the silicon layer; forming a hardmask over the dielectric layer, the hardmask being composed of hafnium oxide; opening a window to expose the partially released region; and fully releasing the partially released region using a dry etching process to remove the insulating layer disposed beneath the partially released region while using the hardmask to protect material covered by the hardmask. The step of fully releasing can be performed using a HF vapor.
    Type: Grant
    Filed: December 7, 2011
    Date of Patent: May 14, 2013
    Assignee: International Business Machines Corporation
    Inventors: Michael A Guillorn, Fei Liu, Ying Zhang
  • Publication number: 20130115724
    Abstract: In an embodiment, a method of fabricating an integrated orifice plate and cap structure includes forming an orifice bore on the front side of a product wafer, coating side walls of the orifice bore with a protective material, grinding the product wafer from its back side to a final thickness, forming a first hardmask for subsequent cavity formation, forming a second hardmask over the first hardmask for subsequent descender formation, forming a softmask over the second hardmask for subsequent convergent bore formation, etching a latent convergent bore using the softmask as an etch delineation feature, etching a descender using the second hardmask as an etch delineation feature, and anisotropic etching of convergent bore walls and cavities using the first hardmask as an etch delineation feature.
    Type: Application
    Filed: November 4, 2011
    Publication date: May 9, 2013
    Inventors: Daniel A. Kearl, Rio Rivas
  • Publication number: 20130111992
    Abstract: A micro electromechanical system (MEMS) includes a substrate, a first curved surface located at a position above a surface of the substrate, and a second curved surface generally opposite to the first curved surface along a first axis parallel to the surface of the substrate, wherein the first curved surface is movable along the first axis in a direction toward the second curved surface.
    Type: Application
    Filed: November 9, 2012
    Publication date: May 9, 2013
    Applicant: ROBERT BOSCH GMBH
    Inventor: Robert Bosch GmbH
  • Publication number: 20130115728
    Abstract: Provided is a fusing method of a substrate layer including: treating a joining surface of a substrate layer formed from a resin using an organic solvent having solubility with respect to the resin; and heating the treated substrate layer at less than a glass transition temperature or a softening point temperature of the resin and crimping the heated substrate layer.
    Type: Application
    Filed: October 29, 2012
    Publication date: May 9, 2013
    Applicants: SONY DADC CORPORATION, SONY CORPORATION
    Inventors: Sony Corporation, Sony DADC Corporation
  • Patent number: 8436337
    Abstract: An electronic structure comprising: (a) a first metal layer; (b) a second metal layer; (c) and at least one insulator layer located between the first metal layer and the second metal layer, wherein at least one of the metal layers comprises an amorphous multi-component metallic film. In certain embodiments, the construct is a metal-insulator-metal (MIM) diode.
    Type: Grant
    Filed: May 10, 2010
    Date of Patent: May 7, 2013
    Assignee: The State of Oregon Acting By and Through The State Board of Higher Education on Behalf of Oregon State Unitiversity
    Inventors: E. William Cowell, III, John F. Wager, Brady J. Gibbons, Douglas A. Keszler
  • Patent number: 8435816
    Abstract: One embodiment of the present invention provides a method for fabricating an InGaAlN light-emitting semiconductor structure. During the fabrication process, at least one single-crystal sacrificial layer is deposited on the surface of a base substrate to form a combined substrate, wherein the single-crystal sacrificial layer is lattice-matched with InGaAlN, and wherein the single crystal layer forms a sacrificial layer. Next, the InGaAlN light-emitting semiconductor structure is fabricated on the combined substrate. The InGaAlN structure fabricated on the combined substrate is then transferred to a support substrate, thereby facilitating a vertical electrode configuration. Transferring the InGaAlN structure involves etching the single-crystal sacrificial layer with a chemical etchant. Furthermore, the InGaAlN and the base substrate are resistant to the chemical etchant. The base substrate can be reused after the InGaAlN structure is transferred.
    Type: Grant
    Filed: August 22, 2008
    Date of Patent: May 7, 2013
    Assignee: Lattice Power (Jiangxi) Corporation
    Inventors: Chuanbing Xiong, Fengyi Jiang, Li Wang, Shaohua Zhang, Guping Wang, Guangxu Wang
  • Publication number: 20130108207
    Abstract: A method includes fabricating a circuit element and a connection to the circuit element for a photonic integrated circuit. The method includes associating a configurable material with the circuit element and activating the configurable material via a poling rail and the connection to the circuit element during production of the integrated circuit.
    Type: Application
    Filed: October 28, 2011
    Publication date: May 2, 2013
    Inventors: Lars Helge Thylen, Michael Renne Ty Tan, Shih-Yuan Wang, Alexandre M. Bratkovski, Wayne V. Sorin, Michael Josef Stuke
  • Publication number: 20130105920
    Abstract: Micro-Electro-Mechanical System (MEMS) structures, metrology structures and methods of manufacture are disclosed. The method includes forming one or metrology structure, during formation of a device in a chip area. The method further includes venting the one or more metrology structure after formation of the device.
    Type: Application
    Filed: November 2, 2011
    Publication date: May 2, 2013
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Russell T. HERRIN, Daniel R. MIGA, Anthony K. STAMPER
  • Publication number: 20130099853
    Abstract: A method and apparatus for repairing transistors comprises applying a first voltage to a source, a second voltage to the gate and a third voltage to the drain for a predetermined time In this manner the semiconductor structure may be repaired or returned to the at or near the original operating characteristics.
    Type: Application
    Filed: October 25, 2011
    Publication date: April 25, 2013
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Zhijian Yang, Ping-Chuan Wang, Kai D. Feng, Edwin J. Hostetter, JR.
  • Publication number: 20130102159
    Abstract: To provide a substrate processing apparatus, including: a plurality of process chambers in which a prescribed number of each type of substrates is processed; and a controller configured to decide the number of dummy substrates so that the number of the dummy substrates used in each process chamber is approximately the same between the process chambers, when the number of the dummy substrates used in each process chamber is decided so that the number of each type of substrates used in each process chamber reaches the prescribed number.
    Type: Application
    Filed: October 1, 2012
    Publication date: April 25, 2013
    Applicant: HITACHI KOKUSAI ELECTRIC INC.
    Inventor: HITACHI KOKUSAI ELECTRIC INC.
  • Publication number: 20130102100
    Abstract: The present invention discloses a method for making a MEMS device, comprising: providing a zero-layer substrate; forming a MEMS device region on the substrate, wherein the MEMS device region is provided with a first sacrificial region to separate a suspension structure of the MEMS device from another part of the MEMS device; removing the first sacrificial region by etching; and micromachining the zero-layer substrate.
    Type: Application
    Filed: September 30, 2012
    Publication date: April 25, 2013
    Inventors: Chuan-Wei Wang, Sheng Ta Lee
  • Publication number: 20130099334
    Abstract: A z-axis fluxgate magnetometer is formed in a semiconductor wafer fabrication sequence, which significantly reduces the size and cost of the fluxgate magnetometer. The semiconductor wafer fabrication sequence forms a vertical magnetic core structure, a first wire structure wound around the magnetic core structure, and a second wire structure wound around the magnetic core structure.
    Type: Application
    Filed: October 19, 2011
    Publication date: April 25, 2013
    Inventors: Anuraag Mohan, Peter J. Hopper
  • Publication number: 20130099336
    Abstract: The present disclosure relates to a magnetic tunnel junction (MTJ) device and its fabricating method. Through forming MTJ through a damascene process, device damage due to the etching process and may be avoided. In some embodiments, a spacer is formed between a first portion and a second portion of the MTJ to prevent the tunnel insulating layer of the MTJ from being damaged in subsequent processes, greatly increasing product yield thereby. In other embodiments, signal quality may be improved and magnetic flux leakage may be reduced through the improved cup-shaped MTJ structure of this invention.
    Type: Application
    Filed: March 22, 2012
    Publication date: April 25, 2013
    Applicant: Semiconductor Manufacturing International (Beijing) Corporation
    Inventors: Chi Min-Hwa, Mieno Fumitake
  • Publication number: 20130099331
    Abstract: A structure and a process for a microelectromechanical system (MEMS)-based sensor are provided. The structure for a MEMS-based sensor includes a substrate chip. A first insulating layer covers a top surface of the substrate chip. A device layer is disposed on a top surface of the first insulating layer. The device layer includes a periphery region and a sensor component region. The periphery region and a sensor component region have an air trench therebetween. The component region includes an anchor component and a moveable component. A second insulating layer is disposed on a top surface of the device layer, bridging the periphery region and a portion of the anchor component. A conductive pattern is disposed on the second insulating layer, electrically connecting to the anchor component.
    Type: Application
    Filed: December 15, 2011
    Publication date: April 25, 2013
    Applicant: INDUSTRIAL TECHNOLOGY RESEARCH INSTITUTE
    Inventors: Lung-Tai Chen, Shih-Chieh Lin, Yu-Wen Hsu
  • Publication number: 20130099314
    Abstract: A method of fabricating and a semiconductor device with multiple dislocation structures is disclosed. The exemplary semiconductor device includes gate structure overlying a top surface of a semiconductor substrate and a first gate spacer disposed on a sidewall of the gate structure and overlying the top surface of the substrate. The semiconductor device further includes a crystallized semiconductor material overlying the top surface of the semiconductor substrate and adjacent to a sidewall of the first gate spacer. The semiconductor device further includes a second gate spacer disposed on the sidewall of the first gate spacer and overlying the crystallized semiconductor material. The semiconductor device further includes a first stressor region disposed in the semiconductor substrate and a second stressor region disposed in the semiconductor substrate and in the crystallized semiconductor material.
    Type: Application
    Filed: October 20, 2011
    Publication date: April 25, 2013
    Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
    Inventors: Wei-Yuan Lu, Li-Ping Huang, Han-Ting Tsai, Wei-Ching Wang, Ming-Shuan Li, Hsueh-Jen Yang, Kuan-Chung Chen
  • Publication number: 20130100518
    Abstract: This disclosure provides systems, methods and apparatus for an electromechanical systems device. In one aspect, an electromechanical systems device may include a substrate and a movable layer positioned apart from the substrate. The movable layer and the substrate may define a cavity. The movable layer may be movable to increase the size of the cavity or to decrease the size of the cavity. The movable layer also may include a first anchor point attaching the movable layer to the substrate and a first feature associated with the first anchor point. The first feature may include a protrusion of the movable layer into or out from the cavity.
    Type: Application
    Filed: February 23, 2012
    Publication date: April 25, 2013
    Applicant: QUALCOMM MEMS TECHNOLOGIES, INC.
    Inventors: Chandra Shekar Reddy Tupelly, Yi Tao, Kostadin Dimitrov Djordjev, Lior Kogut, Brian William Arbuckle, Brian James Gally, Ming-Hau Tung
  • Patent number: 8426935
    Abstract: Provided are an electronic device, a memory device, and a method of fabricating the devices for preventing physical distortion of functional elements from generating and improving electric contact properties between the functional elements and electric elements connecting to the functional elements. At least two grooves are formed in a substrate, and a conductive material is filled in the grooves to obtain electric elements having a surface at the same height as that of the substrate. In addition, a functional material layer (functional layer) is formed on an entire upper surface of the substrate and is patterned so as to obtain a functional element having both bottom surfaces contacting the electric elements.
    Type: Grant
    Filed: February 4, 2010
    Date of Patent: April 23, 2013
    Assignee: Korea University Research and Business Foundation
    Inventors: Gyu Tae Kim, Kang Ho Lee, Hye Young Kim, Kyung Jin Lee, Woun Kang
  • Patent number: 8425226
    Abstract: Provided is a heat treatment apparatus including a treatment chamber housing a silicon substrate, a heater being provided in the treatment chamber and heating the silicon substrate, and an atmosphere adjustment mechanism reducing a concentration of oxygen contained in an atmosphere inside the treatment chamber to less than an oxygen concentration in the air. The atmosphere adjustment mechanism is provided with an oxygen trap, for example.
    Type: Grant
    Filed: December 8, 2009
    Date of Patent: April 23, 2013
    Assignee: Fujitsu Semiconductor Limited
    Inventor: Kouichi Nagai
  • Patent number: 8426235
    Abstract: A capacitive electromechanical transducer includes a substrate, a cavity formed by a vibrating membrane held above the substrate with a certain distance between the vibrating membrane and the substrate by supporting portions arranged on the substrate, a first electrode whose surface is exposed to the cavity, and a second electrode whose surface facing the cavity is covered with an insulating film, wherein the first electrode is provided on a surface of the substrate or a lower surface of the vibrating membrane and the second electrode is provided on a surface of the vibrating membrane or a surface of the substrate so as to face the first electrode. In this transducer, fine particles composed of an oxide film of a substance constituting the first electrode are arranged on the surface of the first electrode, and the diameter of the fine particles is 2 to 200 nm.
    Type: Grant
    Filed: May 13, 2010
    Date of Patent: April 23, 2013
    Assignee: Canon Kabushiki Kaisha
    Inventor: Chienliu Chang