With Charge Trapping Gate Insulator, E.g., Mnos Transistor (epo) Patents (Class 257/E21.423)
  • Patent number: 7915156
    Abstract: A semiconductor memory device has a semiconductor substrate, a plurality of word lines formed at predetermined intervals on the semiconductor substrate, each word line having a gate insulating film, a charge storage layer, a first insulating film, and a controlling gate electrode which are stacked in order, and including a metal oxide layer above the level of the gate insulating film, a second insulating film covering a side of the word line and a surface of the semiconductor substrate between the word lines, and having a film thickness of 15 nm or less, and a third insulating film formed between the word lines adjacent to each other such that a region below the level of the metal oxide layer has a cavity.
    Type: Grant
    Filed: February 24, 2009
    Date of Patent: March 29, 2011
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Kenji Aoyama, Eiji Ito, Masahiro Kiyotoshi, Tadashi Iguchi, Moto Yabuki
  • Publication number: 20110070726
    Abstract: One or more embodiments may relate to a method for making a semiconductor device, including: a method for making a semiconductor device, comprising: providing a substrate; forming a charge storage layer over the substrate; forming a control gate layer over the charge storage layer; forming a mask over the control gate layer; using the mask, etching the control gate layer and the charge storage layer; forming a select gate layer over the etched control gate layer and the etched charge storage layer; forming an additional layer over the select gate layer; etching the additional layer to form sidewall spacers over the select gate layer; and etching the select gate layer.
    Type: Application
    Filed: September 23, 2009
    Publication date: March 24, 2011
    Inventors: Wolfgang DICKENSCHEID, John POWER, Danny Pak-Chum SHUM, Robert STRENZ
  • Publication number: 20110069553
    Abstract: A semiconductor memory device includes a first insulation film, Charge accumulation portions, a second insulation film, and a control gate. The first insulation film is located on an active area (AA). The charge accumulation portions comprise minute crystals arranged on the first insulation film. A density of the charge accumulation portions at an end portion in an AA width direction of the first insulation film is higher than a density of the charge accumulation portions at a central potion in the AA width direction. The second insulation film is located on the first insulation film so as to coat the charge accumulation portions. The control gate is located on the second insulation film.
    Type: Application
    Filed: March 19, 2010
    Publication date: March 24, 2011
    Inventor: Kenji SAWAMURA
  • Patent number: 7911027
    Abstract: It is an object of the invention to effectively absorb a power noise and to implement the stable operation of a circuit. The invention provides a semiconductor device comprising a bypass capacitor including an MOS structure having a gate electrode formed to be extended from a power wiring region to a portion provided under an empty region which is adjacent to the power wiring region and has no other functional layer, and formed through a capacitive insulating film on a diffusion region having one conductivity type, and a substrate contact formed under a ground wiring region and fixing a substrate potential, wherein the bypass capacitor has a contact to come in contact with the power wiring which is formed on a surface of the gate electrode and has the diffusion region having the one conductivity type and a diffusion region of the substrate contact connected to each other.
    Type: Grant
    Filed: April 10, 2007
    Date of Patent: March 22, 2011
    Assignee: Panasonic Corporation
    Inventors: Mitsumi Itoh, Masatoshi Sawada, Junko Honma, Kenji Shimazaki, Hiroyuki Tsujikawa, Hiroshi Benno
  • Patent number: 7910432
    Abstract: Each of the memory strings includes: a first columnar semiconductor layer extending in a vertical direction to a substrate; a plurality of first conductive layers formed to sandwich an insulation layer with a charge trap layer and expand in a two-dimensional manner; a second columnar semiconductor layer formed in contact with the top surface of the first columnar semiconductor layer and extending in a vertical direction to the substrate; and a plurality of second conductive layers formed to sandwich an insulation layer with the second columnar semiconductor layer and formed in a stripe pattern extending in a first direction orthogonal to the vertical direction.
    Type: Grant
    Filed: February 26, 2009
    Date of Patent: March 22, 2011
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Hiroyasu Tanaka, Masaru Kidoh, Ryota Katsumata, Masaru Kito, Yoshiaki Fukuzumi, Hideaki Aochi, Yasuyuki Matsuoka
  • Patent number: 7910981
    Abstract: A semiconductor device having a non-volatile memory and a method of manufacturing the same are provided. The semiconductor device includes a base material and a stack structure. The stack structure disposed on the base material at least includes a tunneling layer, a trapping layer and a dielectric layer. The trapping layer is disposed on the tunneling layer. The dielectric layer has a dielectric constant and is disposed on the trapping layer. The dielectric layer is transformed from a first solid state to a second solid state when the dielectric layer undergoes a process.
    Type: Grant
    Filed: September 13, 2007
    Date of Patent: March 22, 2011
    Assignee: Macronix International Co., Ltd.
    Inventors: Sheng-Chih Lai, Hang-Ting Lue
  • Publication number: 20110065248
    Abstract: A semiconductor integrated circuit device includes a substrate, a nonvolatile memory device formed in a memory cell region of the substrate, and a semiconductor device formed in a device region of the substrate. The nonvolatile memory device has a multilayer gate electrode structure including a tunnel insulating film and a floating gate electrode formed thereon. The floating gate electrode has sidewall surfaces covered with a protection insulating film. The semiconductor device has a gate insulating film and a gate electrode formed thereon. A bird's beak structure is formed of a thermal oxide film at an interface of the tunnel insulating film and the floating gate electrode, the bird's beak structure penetrating into the floating gate electrode along the interface from the sidewall faces of the floating gate electrode, and the gate insulating film is interposed between the substrate and the gate electrode to have a substantially uniform thickness.
    Type: Application
    Filed: November 18, 2010
    Publication date: March 17, 2011
    Applicant: FUJITSU SEMICONDUCTOR LIMITED
    Inventors: Hiroshi Hashimoto, Koji Takahashi
  • Publication number: 20110049611
    Abstract: In a memory cell portion, a stacked structure, in which dielectric layers and semiconductor layers are alternately stacked, is arranged in a fin shape on a semiconductor substrate, and in a peripheral circuit portion, a gate electrode is arranged on the semiconductor substrate via a gate dielectric film so that a height of an upper surface of the gate electrode is set to be substantially equal to a height of an upper surface of the stacked structure in which the dielectric layers and the semiconductor layers are alternately stacked.
    Type: Application
    Filed: April 29, 2010
    Publication date: March 3, 2011
    Applicant: KABUSHIKI KAISHA TOSHIBA
    Inventors: Masahiro Kiyotoshi, Atsuhiro Kinoshita, Kiwamu Sakuma, Koichi Muraoka, Ichiro Mizushima
  • Patent number: 7897457
    Abstract: Bit line diffusion layers are formed in an upper part of a semiconductor substrate with a bit line contact region being interposed between the bit line diffusion layers. A conductive film is formed over the semiconductor substrate, the bit line diffusion layers, and first gate insulating films. Then, control gate electrodes are formed from the conductive film. Thereafter, at least the first gate insulating film in the bit line contact region is removed, and a connection diffusion layer is formed in the bit line contact region so as to connect the bit line diffusion layers located on both sides of the bit line contact region. When forming the control gate electrodes, the conductive film is left so as to extend over the bit line contact region and over the bit line diffusion layers located on both sides of the bit line contact region.
    Type: Grant
    Filed: March 19, 2010
    Date of Patent: March 1, 2011
    Assignee: Panasonic Corporation
    Inventor: Masataka Kusumi
  • Publication number: 20110045647
    Abstract: A non-volatile memory device includes a dielectric layer between a charge storage layer and a substrate. Free bonds of the dielectric layer can be reduced to reduce/prevent charges from leaking through the free bonds and/or from being trapped by the free bonds. As a result, data retention properties and/or durability of a non-volatile memory device may be enhanced.
    Type: Application
    Filed: November 1, 2010
    Publication date: February 24, 2011
    Inventors: Jin-Hwa Heo, Chul-Sung Kim, Bon-Young Koo, Ki-Hyun Hwang, Chang-Hyun Lee
  • Publication number: 20110042759
    Abstract: A field effect transistor (FET) includes a body region and a source region disposed at least partially in the body region. The FET also includes a drain region disposed at least partially in the body region and a molybdenum oxynitride (MoNO) gate. The FET also includes a dielectric having a high dielectric constant (k) disposed between the body region and the MoNO gate.
    Type: Application
    Filed: August 21, 2009
    Publication date: February 24, 2011
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Nestor A. Bojarczuk, Michael P. Chudzik, Matthew W. Copel, Supratik Guha, Richard A. Haight, Vijay Narayanan, Martin P. O'Boyle, Vamsi K. Paruchuri
  • Publication number: 20110039385
    Abstract: Performance and reliability of a semiconductor device including a non-volatile memory are improved. A memory cell of the non-volatile memory includes, over an upper portion of a semiconductor substrate, a select gate electrode formed via a first dielectric film and a memory gate electrode formed via a second dielectric film formed of an ONO multilayered film having a charge storing function. The first dielectric film functions as a gate dielectric film, and includes a third dielectric film made of silicon oxide or silicon oxynitride and a metal-element-containing layer made of a metal oxide or a metal silicate formed between the select gate electrode and the third dielectric film. A semiconductor region positioned under the memory gate electrode and the second dielectric film has a charge density of impurities lower than that of a semiconductor region positioned under the select gate electrode and the first dielectric film.
    Type: Application
    Filed: October 26, 2010
    Publication date: February 17, 2011
    Inventors: Yasuhiro Shimamoto, Digh Hisamoto, Tetsuya Ishimaru, Shinichiro Kimura
  • Publication number: 20110037112
    Abstract: A nonvolatile memory device includes an active region defined by a device isolation layer in a semiconductor substrate, a word line passing over the active region and a charge storage region defined by a crossing of the active region and the word line and disposed between the active region and the word line. The charge storage region is disposed at an oblique angle with respect to the word line.
    Type: Application
    Filed: October 28, 2010
    Publication date: February 17, 2011
    Inventor: Wong-Kyung Lee
  • Patent number: 7888218
    Abstract: The present invention pertains to a system method of forming at least a portion of a dual bit memory core array upon a semiconductor substrate, the method comprising forming adjacent first memory cell process assemblies; comprising a charge trapping dielectric, a first polysilicon layer and defining a first bitline opening there between, forming first polysilicon layer features over the charge trapping dielectric layer, depositing a layer of second spacer material over the charge trapping dielectric and the first polysilicon layer features, forming a sidewall spacer adjacent to the charge trapping dielectric and the first polysilicon layer features to define a second bitline opening between the adjacent memory cells, performing a bitline implant, or pocket implants, or both into the bitline opening to establish buried bitlines within the substrate having respective bitline widths that are narrower than the respective widths of the first bitline openings, removing the sidewall spacers, and performing back end
    Type: Grant
    Filed: March 16, 2007
    Date of Patent: February 15, 2011
    Assignee: Spansion LLC
    Inventors: Zhizheng Liu, Shankar Sinha, Timothy Thurgate, Ming-Sang Kwan
  • Publication number: 20110033995
    Abstract: A non-volatile semiconductor storage device has a plurality of memory strings with a plurality of electrically rewritable memory cells connected in series. Each of the memory strings comprises: a first columnar semiconductor layer extending in a vertical direction to a substrate; a charge accumulation layer formed around the first columnar semiconductor layer via a first insulation layer; and a first conductive layer formed around the charge accumulation layer via a second insulation layer. Each of the first conductive layers is formed to expand in a two-dimensional manner, and air gaps are formed between the first conductive layers located there above and there below.
    Type: Application
    Filed: October 20, 2010
    Publication date: February 10, 2011
    Applicant: Kabushiki Kaisha Toshiba
    Inventors: Ryota KATSUMATA, Masaru Kito, Hiroyasu Tanaka, Masaru Kidoh, Yoshiaki Fukuzumi, Hideaki Aochi, Yasuyuki Matsuoka
  • Publication number: 20110033996
    Abstract: A method for producing a memory device with nanoparticles, comprising the steps of: a) forming, in a semi-conductor substrate, source and drain regions, and at least one first dielectric on a zone of the substrate arranged between the source and drain regions and intended to form a channel of the memory device, b) deposition of an ionic liquid, comprising nanoparticles of an electrically conductive material in suspension, covering the first dielectric, c) formation of a deposition of nanoparticles on the first dielectric, d) removal of the remaining ionic liquid, e) forming a second dielectric and a control gate on at least one part of the deposition of nanoparticles.
    Type: Application
    Filed: March 19, 2010
    Publication date: February 10, 2011
    Applicants: COMMISSARIAT A L' ENERGIE ATOMIQUE ET AUX ENERGIES, CENTRE NATIONAL DE LA RECHERCHE SCIENTIFIQUE
    Inventors: Simon DELEONIBUS, Jean-Marie Basset, Paul Campbell, Thibaut Gutel, Paul-Henri Haumesser, Gilles Marchand, Catherine Santini
  • Publication number: 20110031547
    Abstract: A nonvolatile semiconductor memory device includes: a substrate; a plurality of gate electrodes provided on the substrate, extended in a first direction parallel to an upper surface of the substrate, arranged in a matrix in an up-to-down direction perpendicular to the upper surface and a second direction, and having a through-hole respectively extended in the up-to-down direction, the second direction being orthogonal to both the first direction and the up-to-down direction; an insulation plate provided between the gate electrodes in the second direction and extended in the first direction and the up-to-down direction; a block insulation film provided on an interior surface of the through-hole and on an upper surface and a lower surface of the gate electrodes and being contact with the insulation plate; a charge storage film provided on the block insulation film; a tunnel insulation film provided on the charge storage film; and a semiconductor pillar provided in the through-hole and extended in the up-to-down
    Type: Application
    Filed: March 22, 2010
    Publication date: February 10, 2011
    Applicant: KABUSHIKI KAISHA TOSHIBA
    Inventor: Nobutaka WATANABE
  • Publication number: 20110024826
    Abstract: A nonvolatile semiconductor memory device includes a first columnar protrusion and a second columnar protrusion formed to be spaced out on a surface of a semiconductor substrate, and the first and the second columnar protrusions each include a split gate nonvolatile memory cell in which a first source/drain region and a second source/drain region are formed at a surrounding part and an extremity, and in which a first layered structure, in which a charge accumulating film and a memory gate line are layered, and a second layered structure, in which a gate oxide film and a control gate line are layered, are formed on a surface of a sidewall between the surrounding part and the extremity. The first layered structure is also formed between the first and second columnar protrusions, whereby the memory gate line of the first columnar protrusion and the second columnar protrusion is connected each other.
    Type: Application
    Filed: June 30, 2010
    Publication date: February 3, 2011
    Applicant: NEC ELECTRONICS CORPORATION
    Inventors: HIROAKI MIZUSHIMA, FUMIHIKO HAYASHI
  • Publication number: 20110027981
    Abstract: A nonvolatile semiconductor storage device includes: a plurality of stacked units juxtaposed on a major surface of a substrate, each stacked unit aligning in a first direction parallel to the major surface of the substrate; and a gate electrode aligning parallel to the major surface in a second direction non-parallel to the first direction. Each of the plurality of stacked units includes a plurality of stacked semiconductor layers via an insulating layer. The plurality of stacked units are juxtaposed so that the spacings between adjacent stacked units are alternately a first spacing and a second spacing larger than the first spacing. The second spacing is provided at a periodic interval four times a size of a half pitch F of the bit line. The gate electrode includes a protruding portion that enters into a gap of the second spacing between the stacked units.
    Type: Application
    Filed: October 15, 2010
    Publication date: February 3, 2011
    Applicant: KABUSHIKI KAISHA TOSHIBA
    Inventor: Masahiro Kiyotoshi
  • Publication number: 20110018047
    Abstract: A nonvolatile semiconductor memory device comprises: element isolation insulating films formed in a semiconductor substrate in a first direction; and element regions formed in a region sandwiched by the element isolation insulating film, with MONOS type memory cells. The MONOS type memory cell comprises: a tunnel insulating film disposed on the element region; a charge storage film disposed continuously on the element regions and the element isolation insulating films. The charge storage film comprises: a charge film disposed on the element region and having a certain charge trapping characteristic; and a degraded charge film disposed on the element isolation insulating film and having a charge trapping characteristic inferior to that of the charge film. The degraded charge film has a length of an upper surface thereof set shorter than a length of a lower surface thereof in a cross-section along the first direction.
    Type: Application
    Filed: June 29, 2010
    Publication date: January 27, 2011
    Applicant: KABUSHIKI KAISHA TOSHIBA
    Inventor: Ken KOMIYA
  • Publication number: 20110021014
    Abstract: A semiconductor memory device performing an erase operation using an erase gate and a method of manufacturing the same are provided. The memory device may include a charge trap layer storing a first charge transfer medium having a first polarity and at least one erase gate. The at least one erase gate may be formed below the charge trap layer. A second charge transfer medium, which has a second polarity opposite to the first polarity, may be stored in the at least one erase gate. During the erase operation, the second charge transfer medium migrates to the charge trap layer causing the first charge transfer medium to combine with the second charge transfer medium.
    Type: Application
    Filed: September 29, 2010
    Publication date: January 27, 2011
    Inventors: Sung-Hoon Lee, Sungil Park, Young-Gu Jin, Jongseob Kim, Ki-Ha Hong
  • Publication number: 20110012191
    Abstract: A method for fabricating a memory device with a self-aligned trap layer which is optimized for scaling is disclosed. In the present invention, a non-conformal oxide is deposited over the charge trapping layer to form a thick oxide on top of the core source/drain region and a pinch off and a void at the top of the STI trench. An etch is performed on the pinch-off oxide and the thin oxide on the trapping layer on the STI oxide. The trapping layer is then partially etched between the core cells. A dip-off of the oxide on the trapping layer is performed. And a top oxide is formed. The top oxide converts the remaining trap layer to oxide and thus isolate the trap layer.
    Type: Application
    Filed: September 27, 2010
    Publication date: January 20, 2011
    Inventors: Shenqing FANG, Kuo-Tung CHANG, Tim THURGATE, YouSeok SUH, Allison HOLBROOK
  • Publication number: 20110014758
    Abstract: Example embodiments are directed to a method of manufacturing a semiconductor device and a semiconductor device including a substrate including a plurality of active regions and a plurality of isolation regions between adjacent active regions, each active region including a groove, a bottom surface of the groove being below an upper surface of the active region.
    Type: Application
    Filed: September 24, 2010
    Publication date: January 20, 2011
    Inventors: Kyung Joong Joo, Han Soo Kim
  • Patent number: 7872296
    Abstract: A semiconductor memory device includes a semiconductor substrate having a projection, an upper end portion of the projection being curved, a first element isolation insulating film formed on the substrate surface at the root of the projection, having an upper surface lower than an upper surface of the projection, a second element isolation insulating film formed in the projection, a gate insulating film formed on the projection, and including a charge storage layer, and a gate electrode formed on the gate insulating film. A height of a first portion where the gate electrode is in contact with the gate insulating film above the upper surface of the first element isolation insulating film is smaller than that of a second portion where the gate electrode is in contact with the gate insulating film above an upper end of the second element isolation insulating film.
    Type: Grant
    Filed: July 2, 2008
    Date of Patent: January 18, 2011
    Assignee: Kabushiki Kaisha Toshiba
    Inventor: Takayuki Okamura
  • Patent number: 7867849
    Abstract: Example embodiments relate to methods of fabricating a non-volatile memory device. According to example embodiments, a method of fabricating a non-volatile memory device may include forming at least one gate structure on an upper face of a substrate. The at least one gate structure may include a tunnel insulation layer pattern, a charge storing layer pattern, a dielectric layer pattern and a control gate. According to example embodiments, a method of fabricating a non-volatile memory device may also include forming a silicon nitride layer on the upper face of the substrate to cover the at least one gate structure, forming an insulating interlayer on the silicon nitride layer on the upper face of the substrate, and providing an annealing gas toward the upper face of the substrate and a lower face of the substrate to cure defects of the tunnel insulation layer pattern.
    Type: Grant
    Filed: August 1, 2008
    Date of Patent: January 11, 2011
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Choong-Ho Lee, Jai-Hyuk Song, Dong-Uk Choi, Suk-Kang Sung
  • Publication number: 20110003452
    Abstract: A blocking dielectric engineered, charge trapping memory cell includes a charge trapping element that is separated from a gate by a blocking dielectric including a buffer layer in contact with the charge trapping element, such as silicon dioxide which can be made with high-quality, and a second capping layer in contact with said one of the gate and the channel. The capping layer has a dielectric constant that is higher than that of the first layer, and preferably includes a high-? material. The second layer also has a conduction band offset that is relatively high. A bandgap engineered tunneling layer between the channel and the charge trapping element is provided which, in combination with the multilayer blocking dielectric described herein, provides for high-speed erase operations by hole tunneling. In an alternative, a single layer tunneling layer is used.
    Type: Application
    Filed: September 14, 2010
    Publication date: January 6, 2011
    Applicant: Macronix International Co., Ltd.
    Inventors: SHENG CHIH LAI, Hang-Ting Lue, Chien Wei Liao
  • Patent number: 7863667
    Abstract: Dielectric layers having an atomic layer deposited oxide containing titanium and zirconium and a method of fabricating such a dielectric layer produce a reliable dielectric layer having an equivalent oxide thickness thinner than attainable using SiO2. Pulsing a titanium-containing precursor onto a substrate, and pulsing a zirconium-containing precursor to form an oxide containing Zr and Ti by atomic layer deposition provides a dielectric layer with a relatively high dielectric constant as compared with silicon oxide. A zirconium-containing precursor to form the oxide containing Zr and Ti can include zirconium tertiary-butoxide.
    Type: Grant
    Filed: August 26, 2005
    Date of Patent: January 4, 2011
    Assignee: Micron Technology, Inc.
    Inventors: Kie Y. Ahn, Leonard Forbes
  • Publication number: 20100330762
    Abstract: A memory device includes a number of memory cells and a number of bit lines. Each of the bit lines includes a first region having a first width and a first depth and a second region having a second width and a second depth, where the first width is less than the second width.
    Type: Application
    Filed: September 13, 2010
    Publication date: December 30, 2010
    Applicant: SPANSION LLC
    Inventors: Weidong Qian, Mark T. Ramsbey, Tazrien Kamal
  • Publication number: 20100330761
    Abstract: Exposed are a semiconductor device and method of fabricating the same. The device includes an insulation film that is disposed between an active pattern and a substrate, which provides various improvements. This structure enhances the efficiency of high integration and offers an advanced structure for semiconductor devices.
    Type: Application
    Filed: September 10, 2010
    Publication date: December 30, 2010
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Chang-Woo Oh, Sung-Hwan Kim, Dong-Gun Park
  • Publication number: 20100323483
    Abstract: A method of fabricating a semiconductor device is provided. First, a stacked structure is formed on a substrate. The stacked structure includes, from the substrate, a dielectric layer and a conductive gate in order. An ion implant process is performed to form doped regions in the substrate on the opposite sides of the stacked structure. Thereafter, source-side spacer is formed on a sidewall of the stacked structure. A thermal process is performed to activate the doped regions, thereby forming a source in the substrate under the sidewall of the stacked structure having the source-side spacer and a drain in the substrate on another side of the stacked structure.
    Type: Application
    Filed: August 6, 2010
    Publication date: December 23, 2010
    Applicant: MACRONIX INTERNATIONAL CO., LTD.
    Inventor: Cheng-Ming Yih
  • Publication number: 20100323511
    Abstract: Charge-trapping dielectric (160) in a nonvolatile memory cell is recessed from under the control gate's edge and/or from an edge of a substrate isolation region. The recessed geometry serves to reduce or eliminate charge trapping in regions from which the charge may be difficult to erase.
    Type: Application
    Filed: August 31, 2010
    Publication date: December 23, 2010
    Inventors: Yue-Song He, Len Mei
  • Publication number: 20100314678
    Abstract: A method for fabricating a non-volatile memory device, the method includes alternately stacking inter-layer dielectric layers and sacrificial layers over a substrate, etching the inter-layer dielectric layers and the sacrificial layers to form trenches to expose a surface of the substrate, etching the inter-layer dielectric layers exposed by the trenches to a predetermined thickness, forming junction layers over etched portions of the inter-layer dielectric layers, and burying a layer for a channel within the trenches in which the junction layers have been formed to form a channel.
    Type: Application
    Filed: June 11, 2010
    Publication date: December 16, 2010
    Inventors: Se-Yun LIM, Sang-Hyun Oh, Gyo-Ji Kim, Eun-Seok Choi
  • Publication number: 20100317166
    Abstract: A method for fabricating a vertical channel type nonvolatile memory device includes: stacking a plurality of interlayer insulating layers and a plurality of gate electrode conductive layers alternately over a substrate; etching the interlayer insulating layers and the gate electrode conductive layers to form a channel trench exposing the substrate; forming an undoped first channel layer over the resulting structure including the channel trench; doping the first channel layer with impurities through a plasma doping process; and filling the channel trench with a second channel layer.
    Type: Application
    Filed: June 29, 2009
    Publication date: December 16, 2010
    Inventors: Ki-Hong Lee, Moon-Sig Joo, Kwon Hong, Sun-Hwan Hwang
  • Publication number: 20100317169
    Abstract: Provided is a method of manufacturing a non-volatile memory device by performing ion implantation at an angle such that active regions of memory cell transistors in a cell region and peripheral transistors in a peripheral region each have different doping concentrations.
    Type: Application
    Filed: February 18, 2010
    Publication date: December 16, 2010
    Inventors: Suk-kang Sung, Keon-soo Kim, Min-chul Kim, Se-jun Park
  • Patent number: 7851847
    Abstract: A flash memory device includes a tunnel insulating layer formed over a semiconductor substrate, a charge trap layer formed over the tunnel insulating layer and configured to trap electric charges, a blocking insulating layer formed over the charge trap layer, and a gate electrode formed over the blocking insulating layer and including a first conductive layer and a second conductive layer doped with N and P impurities respectively. Further, a method of erasing a flash memory device includes providing a flash memory device including a gate electrode having a first conductive layer and a second conductive layer doped with N and P impurities respectively, and performing an erase operation in a state where a thickness of a depletion layer at an interface of a PN junction comprising the first conductive layer and the second conductive layer is increased due to a negative potential bias applied to the gate electrode.
    Type: Grant
    Filed: May 14, 2007
    Date of Patent: December 14, 2010
    Assignee: Hynix Semiconductor Inc.
    Inventor: Young-Ok Hong
  • Patent number: 7851285
    Abstract: A method for fabricating a non-volatile memory device includes forming a charge tunneling layer composed of a hafnium silicate (HfSixOyNz) layer on a semiconductor substrate. A charge trapping layer composed of a hafnium oxide nitride (HfOxNy) layer is formed on the charge tunneling layer. A charge blocking layer composed of a hafnium oxide layer is formed on the charge trapping layer. A gate layer is formed on the charge blocking layer. A non-volatile memory device fabricated by the method is also disclosed.
    Type: Grant
    Filed: June 29, 2007
    Date of Patent: December 14, 2010
    Assignee: Hynix Semiconductor Inc.
    Inventor: Chang Soo Park
  • Patent number: 7851296
    Abstract: A charge retention characteristic of a nonvolatile memory transistor is improved. A first insulating film that functions as a tunnel insulating film, a charge storage layer, and a second insulating film are sandwiched between a semiconductor substrate and a conductive film. The charge storage layer is formed of two silicon nitride films. A silicon nitride film which is a lower layer is formed using NH3 as a nitrogen source gas by a CVD method and contains a larger number of N—H bonds than the upper layer. A second silicon nitride film which is an upper layer is formed using N2 as a nitrogen source gas by a CVD method and contains a larger number of Si—H bonds than the lower layer.
    Type: Grant
    Filed: March 19, 2008
    Date of Patent: December 14, 2010
    Assignee: Semiconductor Energy Laboratory Co., Ltd.
    Inventors: Kosei Noda, Nanae Sato
  • Publication number: 20100309729
    Abstract: A nonvolatile memory device and method of manufacturing the same are provided. In the nonvolatile memory device, a blocking insulation layer is provided between a trap insulation layer and a gate electrode. A fixed charge layer spaced apart from the gate electrode is provided in the blocking insulation layer. Accordingly, the reliability of the nonvolatile memory device is improved.
    Type: Application
    Filed: June 17, 2010
    Publication date: December 9, 2010
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Sung-Il Chang, Changseok Kang, Jungdal Choi
  • Publication number: 20100311217
    Abstract: A non-volatile memory cell may include a semiconductor substrate; a source region in a portion of the substrate; a drain region within a portion of the substrate; a well region within a portion of the substrate. The memory cell may further include a first carrier tunneling layer over the substrate; a charge storage layer over the first carrier tunneling layer; a second carrier tunneling layer over the charge storage layer; and a conductive control gate over the second carrier tunneling layer. Specifically, the drain region is spaced apart from the source region, and the well region may surround at least a portion of the source and drain regions. In one example, the second carrier tunneling layer provides hole tunneling during an erasing operation and may include at least one dielectric layer.
    Type: Application
    Filed: June 17, 2010
    Publication date: December 9, 2010
    Applicant: Macronix International Co., Ltd.
    Inventors: Chao-I Wu, Tzu-Hsuan Hsu, Hang-Ting Lue, Erh-Kun Lai
  • Patent number: 7847341
    Abstract: Methods and apparatuses for electronic devices such as non-volatile memory devices are described. The memory devices include a multi-layer control dielectric, such as a double or triple layer. The multi-layer control dielectric includes a combination of high-k dielectric materials such as aluminum oxide, hafnium oxide, and/or hybrid films of hafnium aluminum oxide. The multi-layer control dielectric provides enhanced characteristics, including increased charge retention, enhanced memory program/erase window, improved reliability and stability, with feasibility for single or multi state (e.g., two, three or four bit) operation.
    Type: Grant
    Filed: October 8, 2008
    Date of Patent: December 7, 2010
    Assignee: Nanosys, Inc.
    Inventors: Jian Chen, Rahul Sharangpani
  • Publication number: 20100302855
    Abstract: The memory device is described, which includes a substrate, a conductive layer, a plurality of charge storage layers and a plurality of doped regions. The substrate has a plurality of trenches formed therein. The conductive layer is disposed on the substrate and fills the trenches. The charge storage layers are disposed between the substrate and the conductive layer in the trenches respectively, wherein the charge storage layers are separated from each other. The doped regions are configured in the substrate under bottoms of the trenches, respectively.
    Type: Application
    Filed: November 9, 2009
    Publication date: December 2, 2010
    Applicant: MACRONIX INTERNATIONAL CO., LTD.
    Inventors: I-Chen Yang, Yao-Wen Chang, Tao-Cheng Lu, Guan-Wei Wu, Tao-Yuan Lin, Po-Chou Chen
  • Publication number: 20100304541
    Abstract: A memory structure that combines embedded flash memory and PPROM. The PPROM can be used as a memory structure. The flash memory can be used, e.g., as air replacement cells or back up memory, or additional memory cells. The PPROM cells are stacked on top of the flash memory cells and the PPROM density can be increased by implementing three-dimensional PPROM structures.
    Type: Application
    Filed: June 1, 2010
    Publication date: December 2, 2010
    Applicant: MACRONIX INTERNATIONAL CO., LTD.
    Inventor: Chao I Wu
  • Publication number: 20100291745
    Abstract: Bit line diffusion layers are formed in an upper part of a semiconductor substrate with a bit line contact region being interposed between the bit line diffusion layers. A conductive film is formed over the semiconductor substrate, the bit line diffusion layers, and first gate insulating films. Then, control gate electrodes are formed from the conductive film. Thereafter, at least the first gate insulating film in the bit line contact region is removed, and a connection diffusion layer is formed in the bit line contact region so as to connect the bit line diffusion layers located on both sides of the bit line contact region. When forming the control gate electrodes, the conductive film is left so as to extend over the bit line contact region and over the bit line diffusion layers located on both sides of the bit line contact region.
    Type: Application
    Filed: March 19, 2010
    Publication date: November 18, 2010
    Inventor: Masataka KUSUMI
  • Patent number: 7829938
    Abstract: Non-volatile memory devices and arrays are described that utilize dual gate (or back-side gate) non-volatile memory cells with band engineered gate-stacks that are placed above or below the channel region in front-side or back-side charge trapping gate-stack configurations in NAND memory array architectures. The band-gap engineered gate-stacks with asymmetric or direct tunnel barriers of the floating node memory cells of embodiments of the present invention allow for low voltage tunneling programming and efficient erase with electrons and holes, while maintaining high charge blocking barriers and deep carrier trapping sites for good charge retention. The memory cell architecture also allows for improved high density memory devices or arrays with the utilization of reduced feature word lines and vertical select gates.
    Type: Grant
    Filed: July 14, 2005
    Date of Patent: November 9, 2010
    Assignee: Micron Technology, Inc.
    Inventor: Arup Bhattacharyya
  • Patent number: 7829935
    Abstract: A semiconductor memory has a composite floating structure in which quantum dots composed of Si and coated with a Si oxide thin film are deposited on an insulating film formed on a semiconductor substrate, quantum dots coated with a high-dielectric insulating film are deposited on the quantum dots, and quantum dots composed of Si and coated with a high-dielectric insulating film are further deposited. Each of the quantum dots includes a core layer and a clad layer which covers the core layer. The electron occupied level in the core layer is lower than that in the clad layer.
    Type: Grant
    Filed: March 26, 2008
    Date of Patent: November 9, 2010
    Assignee: Hiroshima University
    Inventors: Katsunori Makihara, Seiichi Miyazaki, Seiichiro Higashi
  • Publication number: 20100276746
    Abstract: Methods for forming a memory cell are disclosed. A method includes forming a source-drain structure in a semiconductor substrate where the source-drain structure includes a rounded top surface and sidewall surfaces. An oxide layer is formed on the top and sidewall surfaces of the source-drain structure. The thickness of the portion of the oxide layer that is formed on the top surface of the source-drain structure is greater than the thickness of the portion of the oxide layer that is formed on the sidewall surfaces of the source-drain structure.
    Type: Application
    Filed: April 29, 2009
    Publication date: November 4, 2010
    Inventors: Shenqing FANG, Gang XUE, Wenmei LI, Inkuk KANG
  • Publication number: 20100276748
    Abstract: Methods of forming dielectric structures are shown. Methods of forming dielectric structures are shown that include lutetium oxide and lanthanum aluminum oxide crystals embedded within the lutetium oxide. Specific methods shown include monolayer deposition which yields process improvements such as chemistry control, step coverage, crystallinity/microstructure control.
    Type: Application
    Filed: July 15, 2010
    Publication date: November 4, 2010
    Inventors: Kie Y. Ahn, Leonard Forbes
  • Patent number: 7821058
    Abstract: According to an aspect of the present invention, there is provided a nonvolatile semiconductor memory including: a columnar semiconductor; a charge storage insulating film including: a first insulating film formed around the columnar semiconductor, a charge storage film formed around the first insulating film, and a second insulating film formed around the charge storage film; an electrode extending two-dimensionally to surround the charge storage insulating film, the electrode having a groove; and a metal silicide formed on a sidewall of the groove.
    Type: Grant
    Filed: January 8, 2008
    Date of Patent: October 26, 2010
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Masaru Kidoh, Ryota Katsumata, Masaru Kito, Yoshiaki Fukuzumi, Hideaki Aochi, Hiroyasu Tanaka, Yasuyuki Matsuoka, Yoshio Ozawa, Mitsuru Sato
  • Patent number: 7821059
    Abstract: In a semiconductor device, the side walls are made of SiO2, SiN or SiON, and the top insulating film or gate insulating film is made of an oxide including Al, Si, and metal element M so that the number ratio Si/M is set to no less than a number ratio Si/M at a solid solubility limit of SiO2 composition in a composite oxide including metal element M and Al and set to no more than a number ratio Si/M at the condition that the dielectric constant is equal to the dielectric constant of Al2O3 and so that the number ratio Al/M is set to no less than a number ratio Al/M where the crystallization of an oxide of said metal element M is suppressed due to the Al element and set to no more than a number ratio Al/M where the crystallization of the Al2O3 is suppressed due to the metal element M.
    Type: Grant
    Filed: September 19, 2008
    Date of Patent: October 26, 2010
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Masao Shingu, Shoko Kikuchi, Akira Takashima, Tsunehiro Ino, Koichi Muraoka
  • Patent number: 7820515
    Abstract: A process for producing a nonvolatile semiconductor memory having a mixed or laminated structure of a hardly oxidizable material composed of a hardly oxidizable element having Gibbs' free energy for forming oxide higher than that of Si under the same temperature condition at 1 atm and in temperature range of 0° C. to 1,200° C. and an oxide of an easily oxidizable material composed of an element having Gibbs' free energy for forming oxide lower than that of Si under the same temperature condition at 1 atm in the temperature range and Si. The process includes forming a portion of the hardly oxidizable material and a portion of the oxide by physical forming method and carrying out heat treatment in oxidizing and reducing gas mixture. The ratio of the gases and the temperature are controlled so that the hardly oxidizable material is reduced and the oxide is oxidized in the temperature range.
    Type: Grant
    Filed: March 12, 2008
    Date of Patent: October 26, 2010
    Assignees: Asahi Glass Company, Limited, Tohoku University
    Inventors: Masaaki Takata, Mitsumasa Koyanagi