Manufacture Or Treatment Of Devices Consisting Of Plurality Of Solid-state Components Or Integrated Circuits Formed In, Or On, Common Substrate (epo) Patents (Class 257/E21.598)

  • Publication number: 20110309466
    Abstract: The semiconductor device includes a first-conductivity-type region (an N-type well region, for example) and a first second-conductivity-type region (a P-type semiconductor substrate, for example) positioned to cover a lower surface of the first-conductivity-type region, a second second-conductivity-type region (a P-type well region, for example) that is positioned to surround the side faces of the first-conductivity-type region and is in contact with the first second-conductivity-type region, a guard ring that is electrically connected to the second second-conductivity-type region and is also electrically connected to a fixed potential terminal, an insulating film positioned to cover an upper surface of the first-conductivity-type region, and an analog element (a resistor element, for example) placed on the insulating film.
    Type: Application
    Filed: June 21, 2011
    Publication date: December 22, 2011
    Inventor: Hiroaki NANBA
  • Publication number: 20110292632
    Abstract: A semiconductor component and a method of manufacturing the semiconductor component that reduces parasitic elements. A semiconductor chip is coupled to a semiconductor chip receiving area of a support structure. The semiconductor chip has at least two power semiconductor devices. A drain contact of a first power semiconductor device is coupled to a source contact of a second power semiconductor device and the drain and source contacts of the first and second power semiconductor devices are joined to the semiconductor chip receiving area. Another semiconductor chip may be bonded to a second semiconductor chip receiving area of the support structure. An energy storage element may be coupled between the source contact of the first power semiconductor device and the drain contact of the second semiconductor device. A protective structure may be formed over the semiconductor chips and the energy storage element.
    Type: Application
    Filed: May 26, 2010
    Publication date: December 1, 2011
    Inventors: Yenting Wen, Kisun Lee, Michael Stapleton, Gary H. Loechelt
  • Publication number: 20110281397
    Abstract: A semiconductor component having wetable leadframe lead surfaces and a method of manufacture. A leadframe having leadframe leads is embedded in a mold compound. A portion of at least one leadframe lead is exposed and an electrically conductive material is formed on the exposed portion. The mold compound is separated to form singulated semiconductor components.
    Type: Application
    Filed: July 26, 2011
    Publication date: November 17, 2011
    Inventors: Phillip Celaya, James P. Letterman, JR., Robert L. Marquis
  • Patent number: 8058137
    Abstract: A method of manufacturing a semiconductor wafer, the method including: providing a base wafer including a semiconductor substrate, metal layers and first alignment marks; transferring a monocrystalline layer on top of the metal layers, wherein the monocrystalline layer includes second alignment marks; and performing a lithography using at least one of the first alignment marks in a first direction and at least one of the second alignment marks in a second direction.
    Type: Grant
    Filed: April 11, 2011
    Date of Patent: November 15, 2011
    Assignee: Monolithic 3D Inc.
    Inventors: Zvi Or-Bach, Deepak C. Sekar, Brian Cronquist, Israel Beinglass, Jan Lodewijk de Jong
  • Patent number: 8053844
    Abstract: Embodiments herein present device, method, etc. for a hybrid orientation scheme for standard orthogonal circuits. An integrated circuit of embodiments of the invention comprises a hybrid orientation substrate, comprising first areas having a first crystalline orientation and second areas having a second crystalline orientation. The first crystalline orientation of the first areas is not parallel or perpendicular to the second crystalline orientation of the second areas. The integrated circuit further comprises first type devices on the first areas and second type devices on the second areas, wherein the first type devices are parallel or perpendicular to the second type devices. Specifically, the first type devices comprise p-type field effect transistors (PFETs) and the second type devices comprise n-type field effect transistors (NFETs).
    Type: Grant
    Filed: April 28, 2009
    Date of Patent: November 8, 2011
    Assignee: International Business Machines Corporation
    Inventor: Dureseti Chidambarrao
  • Patent number: 8043891
    Abstract: The present invention discloses a method of encapsulating a wafer level microdevice, which includes: fabricating a microdevice on top side of a first silicon wafer; depositing a first capping carbon film on the top side of the first silicon wafer; implementing a backside fabricating process of wafer from bottom side of the first silicon wafer by carrying the top side of the first silicon wafer through the first capping carbon film; removing the first capping carbon film by selective gaseous reaction with carbon; and encapsulating an encapsulation wafer onto the top side of the first silicon wafer. The present invention deposits and removes the first capping carbon film by means of chemical technology, thereby protecting the microdevice on the top side of the first wafer during implementing the backside fabricating process of wafer.
    Type: Grant
    Filed: June 3, 2010
    Date of Patent: October 25, 2011
    Assignee: Shanghai Lexvu Opto Microelectronics Technology Co., Ltd.
    Inventor: Herb He Huang
  • Publication number: 20110256677
    Abstract: Methods for fabricating a semiconductor device are disclosed. In an example, a method includes forming an isolation region on a substrate, wherein the isolation region extends a depth into the substrate from a substrate surface; forming a recess in the isolation region, wherein the recess is defined by a concave surface of the isolation region; and forming a first gate structure over the substrate surface and a second gate structure over the concave surface of the isolation region.
    Type: Application
    Filed: June 30, 2011
    Publication date: October 20, 2011
    Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
    Inventors: Harry Chuang, Kong-Beng Thei
  • Publication number: 20110248410
    Abstract: A stacked microelectronic unit is provided which has a top surface and a bottom surface remote from the top surface and a plurality of vertically stacked microelectronic elements therein, including at least one microelectronic element having a front face adjacent to the top surface and a rear face oriented towards the bottom surface. Each of the microelectronic elements has traces extending from contacts at the front face beyond edges of the microelectronic element. A dielectric layer contacts edges of the microelectronic elements and underlies the rear face of the at least one microelectronic element. Leads are connected to the traces extending along the dielectric layer. Unit contacts, exposed at the top surface, are connected to the leads.
    Type: Application
    Filed: August 1, 2008
    Publication date: October 13, 2011
    Applicant: TESSERA, INC.
    Inventors: Osher Avsian, Andrey Grinman, Giles Humpston, Moti Margalit
  • Patent number: 8035140
    Abstract: An semiconductor device is disclosed. The device includes a semiconductor body, a layer of insulating material disposed over the semiconductor body, and a region of gate electrode material disposed over the layer of insulating material. Also included are a source region adjacent to gate region and a drain region adjacent to the gate region. A gate connection is disposed over the semiconductor body, wherein the gate connection includes a region of gate electrode material electrically coupling a contact region to the gate electrode. An insulating region is disposed on the semiconductor body beneath the gate connection.
    Type: Grant
    Filed: July 26, 2007
    Date of Patent: October 11, 2011
    Assignee: Infineon Technologies AG
    Inventors: Albert Birner, Qiang Chen
  • Patent number: 8034690
    Abstract: An exemplary method of etching an oxide layer and a nitride layer is provided. In particular, a substrate is provided. A surface of the substrate has an isolating structure projecting therefrom. A first oxide layer, a nitride layer and a second oxide layer are sequentially provided on the surface of the substrate, wherein the first oxide layer is uncovered on the isolating structure, the nitride layer is formed overlying the first oxide layer, and the second oxide layer is formed overlying the nitride layer. An isotropic etching process is performed by using an etching mask unmasking the isolating structure, and thereby removing the unmasked portion of the second oxide layer and the unmasked portion of the nitride layer and further exposing sidewalls of the isolating structure. The unmasked portion of the first oxide layer generally is partially removed due to over-etching.
    Type: Grant
    Filed: January 29, 2010
    Date of Patent: October 11, 2011
    Assignee: United Microelectronics Corp.
    Inventors: Ping-Chia Shih, Yu-Cheng Wang, Chun-Sung Huang, Yuan-Cheng Yang, Chung-Che Huang, Chin-Fu Lin
  • Publication number: 20110240869
    Abstract: Example embodiments are directed an X-ray detector including an oxide semiconductor transistor. The X-ray detector including the oxide semiconductor transistor includes an oxide semiconductor transistor and a signal storage capacitor in parallel to each other on a substrate. The oxide semiconductor transistor includes a channel formed of an oxide semiconductor material, and a photoconductor. A pixel electrode and a common electrode are formed on opposite surfaces of the photoconductor. The channel includes ZnO, or a compound including ZnO and at least one selected from a group consisting of gallium (Ga), indium (In), hafnium (Hf), and tin (Sn).
    Type: Application
    Filed: December 17, 2010
    Publication date: October 6, 2011
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Sun-il Kim, Jae-chul Park, Sang-wook Kim, Chang-jung Kim
  • Publication number: 20110245948
    Abstract: A method and circuit for characterizing a process variation of a semiconductor die is disclosed. In a particular embodiment, the method includes operating a circuit at multiple supply voltage levels to generate race condition testing data. The circuit is disposed on at least one die of a wafer and includes at least one racing path circuit having at least two paths. The method further includes collecting the race condition testing data and evaluating the collected race condition testing data. The race condition testing data is correlated to a process variation of the at least one die.
    Type: Application
    Filed: March 30, 2010
    Publication date: October 6, 2011
    Applicant: QUALCOMM Incorporated
    Inventors: Xiaoliang Bai, Xiaonan Zhang
  • Publication number: 20110242390
    Abstract: Disclosed herein is a solid-state imaging device including, a first semiconductor region of the first conduction type, a photoelectric conversion part having a second semiconductor region of the second conduction type formed in the region separated by the isolation dielectric region of the first semiconductor region, pixel transistors formed in the first semiconductor region, a floating diffusion region of the second conduction type which is formed in the region separated by the isolation dielectric region of the first semiconductor region, and an electrode formed on the first semiconductor region existing between the floating diffusion region and the isolation dielectric region and is given a prescribed bias voltage.
    Type: Application
    Filed: March 24, 2011
    Publication date: October 6, 2011
    Applicant: SONY CORPORATION
    Inventors: Yasunori Sogoh, Hiroyuki Ohri
  • Publication number: 20110241163
    Abstract: A semiconductor device has a substrate and band-pass filter formed over the substrate. The band-pass filter includes a first conductive trace wound to exhibit inductive properties with a first end coupled to a first terminal of the semiconductor device and second end coupled to a second terminal of the semiconductor device, and first capacitor coupled between the first and second ends of the first conductive trace. A second conductive trace is wound to exhibit inductive properties with a first end coupled to a third terminal of the semiconductor device and second end coupled to a fourth terminal of the semiconductor device. The second conductive trace has a different size and shape as the first conductive trace. A second capacitor is coupled between the first and second ends of the second conductive trace. A third conductive trace is wound around the first and second conductive traces to exhibit inductive properties.
    Type: Application
    Filed: March 30, 2010
    Publication date: October 6, 2011
    Applicant: STATS CHIPPAC, LTD.
    Inventors: Kai Liu, Robert C. Frye
  • Publication number: 20110233621
    Abstract: The present disclosure provides a method of bonding a plurality of substrates. In an embodiment, a first substrate includes a first bonding layer. The second substrate includes a second bonding layer. The first bonding layer includes silicon; the second bonding layer includes aluminum. The first substrate and the second substrate are bonded forming a bond region having an interface between the first bonding layer and the second bonding layer. A device having a bonding region between substrates is also provided. The bonding region includes an interface between a layer including silicon and a layer including aluminum.
    Type: Application
    Filed: March 23, 2010
    Publication date: September 29, 2011
    Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
    Inventors: Martin Liu, Richard Chu, Hung-Hua Lin, H. T. Huang, Jung-Huei Peng, Yuan-Chih Hsieh, Lan-Lin Chao, Chun-Wen Cheng, Chia-Shiung Tsai
  • Publication number: 20110227077
    Abstract: A repair method for repairing an active device array substrate is provided. The active device array substrate includes a substrate, scan lines, data lines, active devices, pixel electrodes, and common lines. At least one of the scan line has an open defect. The scan lines and the data lines are intersected to define sub-pixel regions. The active devices are electrically connected with the scan lines and the data lines correspondingly. Each pixel electrode is disposed in one of the sub-pixel regions and electrically connected with one of the active devices. The repair method includes cutting one of the common lines neighboring to the open defect to form a cutting block that is electrically insulated from the common lines; and welding the cutting block, the scan line having the open defect and two active devices located at two opposite sides of the open defect.
    Type: Application
    Filed: May 24, 2010
    Publication date: September 22, 2011
    Applicant: AU OPTRONICS CORPORATION
    Inventor: Tung-Chang Tsai
  • Publication number: 20110228582
    Abstract: A stacked semiconductor memory device comprises a semiconductor substrate having a functional circuit, a plurality of memory cell array layers, and at least one connection layer. The memory cell array layers are stacked above the semiconductor substrate. The connection layers are stacked above the semiconductor substrate independent of the memory cell array layers. The connection layers electrically connect memory cell selecting lines arranged on the memory cell array layers to the functional circuit.
    Type: Application
    Filed: February 10, 2011
    Publication date: September 22, 2011
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Chul-Woo PARK, Hong-Sun HWANG, In-Gyu BAEK, Dong-Hyun SOHN
  • Publication number: 20110227025
    Abstract: According to one embodiment, a semiconductor memory device includes a word line interconnection layer, a bit line interconnection layer and a pillar. The word line interconnection layer includes a plurality of word lines which extend in a first direction. The bit line interconnection layer includes a plurality of bit lines which extend in a second direction crossing over the first direction. The pillar is arranged between each of the word lines and each of the bit lines. The pillar includes a silicon diode and a variable resistance film, and the silicon diode includes a p-type portion and an n-type portion. The word line interconnection layer and the bit line interconnection layer are alternately stacked, and a compressive force is applied to the silicon diode in a direction in which the p-type portion and the n-type portion become closer to each other.
    Type: Application
    Filed: August 31, 2010
    Publication date: September 22, 2011
    Applicant: Kabushiki Kaisha Toshiba
    Inventors: Jun HIROTA, Yoko Iwakaji, Moto Yabuki
  • Publication number: 20110228464
    Abstract: An apparatus includes a coreless substrate with an embedded die that is integral to the coreless substrate, and at least one device assembled on a surface that is opposite to a ball-grid array disposed on the coreless substrate. The apparatus may include an over-mold layer to protect the at least one device assembled on the surface.
    Type: Application
    Filed: March 17, 2010
    Publication date: September 22, 2011
    Inventors: John S. Guzek, Vijay K. Nair
  • Publication number: 20110227217
    Abstract: A semiconductor package includes at least two semiconductor chips stacked to have step surfaces and possessing bonding pads disposed over the step surfaces. Conductive patterns are disposed over the step surfaces and electrically connect the bonding pads of the semiconductor chips with one another. An insulation member is formed over side and upper surfaces of the stacked semiconductor chips excluding the step surfaces and the conductive patterns.
    Type: Application
    Filed: January 25, 2011
    Publication date: September 22, 2011
    Applicant: HYNIX SEMICONDUCTOR INC.
    Inventor: Min Suk SUH
  • Patent number: 8022526
    Abstract: On a typical motherboard the processor and memory are separated by a printed circuit data bus that traverses the motherboard. Throughput, or data transfer rate, on the data bus is much lower than the rate at which a modern processor can operate. The difference between the data bus throughput and the processor speed significantly limits the effective processing speed of the computer when the processor is required to process large amounts of data stored in the memory. The processor is forced to wait for data to be transferred to or from the memory, leaving the processor under-utilized. The delays are compounded in a distributed computing system including a number of computers operating in parallel. The present disclosure describes systems, method and apparatus that tend to alleviate delays so that memory access bottlenecks are not compounded within distributed computing systems.
    Type: Grant
    Filed: August 6, 2010
    Date of Patent: September 20, 2011
    Assignee: Advanced Processor Architectures, LLC
    Inventors: Louis Edmund Chall, John Bradley Serson, Philip Arnold Roberts, Cecil Eugene Hutchins
  • Patent number: 8021933
    Abstract: A method of forming an integrated circuit includes forming first structures in a first portion of the integrated circuit and forming second structures, which are arranged more densely than the first structures, in a second portion. The first and second structures are defined by lithography processes using photomasks. At least one of the photomasks includes both openings in a first region for supporting the definition of the first structures and openings in a second region for supporting the definition of the second structures.
    Type: Grant
    Filed: August 29, 2007
    Date of Patent: September 20, 2011
    Assignee: Qimonda AG
    Inventors: Dominik Olligs, Joachim Deppe, David Pritchard, Christoph Kleint
  • Publication number: 20110215461
    Abstract: A method for manufacturing a semiconductor device according to one embodiment of the present invention includes a step of covering a plurality of base plates in which respective semiconductor chips are mounted, by means of a sealing resin such that a plurality of base plates are spaced apart from each other, and a step of cutting the sealing resin between a plurality of base plates.
    Type: Application
    Filed: March 3, 2011
    Publication date: September 8, 2011
    Inventor: Toshitsune IIJIMA
  • Patent number: 8012785
    Abstract: An embodiment of a method is provided that includes providing a substrate having a frontside and a backside. A CMOS device is formed on the substrate. A MEMS device is also formed on the substrate. Forming the MEMS device includes forming a MEMS mechanical structure on the frontside of the substrate. The MEMS mechanical structure is then released. A protective layer is formed on the frontside of the substrate. The protective layer is disposed on the released MEMS mechanical structure (e.g., protects the MEMS structure). The backside of the substrate is processed while the protective layer is disposed on the MEMS mechanical structure.
    Type: Grant
    Filed: April 24, 2009
    Date of Patent: September 6, 2011
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Kai-Chih Liang, Hua-Shu Wu, Li-Chun Peng, Tsung-Cheng Huang, Mingo Liu, Nick Y. M. Shen, Allen Timothy Chang
  • Publication number: 20110212563
    Abstract: A method of forming an inertial sensor provides 1) a device wafer with a two-dimensional array of inertial sensors and 2) a second wafer, and deposits an alloy of aluminum/germanium onto one or both of the wafers. The alloy is deposited and patterned to form a plurality of closed loops. The method then aligns the device wafer and the second wafer, and then positions the alloy between the wafers. Next, the method melts the alloy, and then solidifies the alloy to form a plurality of conductive hermetic seal rings about the plurality of the inertial sensors. The seal rings bond the device wafer to the second wafer. Finally, the method dices the wafers to form a plurality of individual, hermetically sealed inertial sensors.
    Type: Application
    Filed: April 8, 2011
    Publication date: September 1, 2011
    Applicant: ANALOG DEVICES, INC.
    Inventors: John R. Martin, Timothy J. Frey, Christine H. Tsau
  • Publication number: 20110201153
    Abstract: A method of manufacture of an integrated circuit packaging system includes: providing an integrated circuit having an active side and a non-active side; forming a channel through the integrated circuit; forming an indent, having a flange and an indent side, from a peripheral region of the non-active side; and forming a conformal interconnect, having an offset segment, a sloped segment, and a flange segment, under the indent.
    Type: Application
    Filed: April 27, 2011
    Publication date: August 18, 2011
    Inventors: Reza Argenty Pagaila, Byung Tai Do, Linda Pei Ee Chua
  • Patent number: 7989320
    Abstract: A die bonding method and apparatus by which a wafer substrate 11 adhered to a carrier tape 13 by an adhesive layer 12 is laser machined through the wafer substrate and through the adhesive layer at most to scribe the carrier tape to form a singulated die 15 with an attached singulated adhesive layer, without substantial delamination of the adhesive layer 12 and carrier tape 13 or substantial production of burrs from the adhesive layer 12. The carrier tape 13 is cured, preferably by ultraviolet light, to release the adhesive layer from the carrier tape. The singulated die is picked and placed on a die pad and the adhesive layer 12 is cured, preferably by heat, to adhere the die to the die pad.
    Type: Grant
    Filed: July 1, 2004
    Date of Patent: August 2, 2011
    Assignee: Electro Scientific Industries, Inc.
    Inventors: Adrian Boyle, David Gillen, Maria Farsari
  • Publication number: 20110181318
    Abstract: An electrically, thermally, or electrically and thermally actuated device is disclosed herein. The device includes a substrate, a first electrode established on the substrate, an active region established on the electrode, and a second electrode established on the active region. A pattern is defined in at least one of the substrate, the first electrode, the second electrode, or the active region. At least one of grain boundaries are formed within, or surface asperities are formed on, at least one of the electrodes or the active region. The pattern controls the at least one of the grain boundaries or surface asperities.
    Type: Application
    Filed: December 31, 2008
    Publication date: July 28, 2011
    Inventor: Theodore Kamins
  • Publication number: 20110175215
    Abstract: A method of forming a three-dimensional (3D) chip is provided in which a second chip is present embedded within a first chip. In one embodiment, the method includes forming a first chip including first electrical devices and forming a recess extending from a surface of the first chip. A second chip is formed having second electrical devices. The second chip is then encapsulated within the recess of the first chip. Interconnects are then formed through the first chip into electrical communication with at least one of the second devices on the second chip. A three-dimensional (3D) chip is also provided in which a second chip is embedded within a first chip.
    Type: Application
    Filed: January 19, 2010
    Publication date: July 21, 2011
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Mukta G. Farooq, Kangguo Cheng, Louis Lu-Chen Hsu
  • Publication number: 20110156230
    Abstract: A multi-stack semiconductor dice assembly has enhanced board-level reliability and integrated electrical functionalities over a common package foot-print. The multi-stack semiconductor dice assembly includes a bottom die having a stepped upper surface. The stepped upper surface includes a base region and a stepped region, which is raised relative to the base region. The base region includes a plurality of attachment structures that are sized and shaped to receive electrically conductive balls. An upper die is stacked above the bottom die. The upper die includes a plurality of attachment structures that are sized and shaped to receive electrically conductive balls and are arranged to align with the attachment structures of the bottom die. Electrically conductive balls are attached to the attachment structures of the bottom die and the attachment structures of the upper die.
    Type: Application
    Filed: December 31, 2009
    Publication date: June 30, 2011
    Applicant: STMICROELECTRONICS ASIA PACIFIC PTE, LTD.
    Inventor: Kim-Yong Goh
  • Patent number: 7960242
    Abstract: A method of manufacturing a semiconductor wafer, the method comprising: providing a base wafer comprising a semiconductor substrate, metal layers and first alignment marks; transferring a monocrystalline layer on top of said metal layers, wherein said monocrystalline layer comprises second alignment marks; and performing a lithography using an alignment based on a misalignment between said first alignment marks and said second alignment marks.
    Type: Grant
    Filed: July 30, 2010
    Date of Patent: June 14, 2011
    Assignee: Monolithic 3D Inc.
    Inventors: Zvi Or-Bach, Brian Cronquist, Israel Beinglass, Jan Lodewijk de Jong, Deepak C. Sekar
  • Publication number: 20110121374
    Abstract: A vertical transistor comprises a semiconductor region, a pillar region formed on the semiconductor region, a gate insulating film formed so as to cover a side surface of the pillar region, a gate electrode formed on the gate insulating film, a first impurity diffusion region formed in an upper portion of the pillar region, and a second impurity diffusion region formed in the semiconductor region so as to surround the pillar region. The first impurity diffusion region is formed so as to be spaced from the side surface of the pillar region.
    Type: Application
    Filed: October 12, 2010
    Publication date: May 26, 2011
    Applicant: Elpida Memory, Inc.
    Inventor: Kazuo OGAWA
  • Patent number: 7943479
    Abstract: A method for semiconductor processing provides a DSB semiconductor body having a first crystal orientation layer, and a second crystal orientation layer, and a border region disposed between the first and second crystal orientations. A high-k metal gate stack is deposited over the first crystal orientation layer that comprises an insulation layer, a high-k dielectric layer, a first metal layer, and a second metal layer thereon.
    Type: Grant
    Filed: August 19, 2008
    Date of Patent: May 17, 2011
    Assignee: Texas Instruments Incorporated
    Inventors: Angelo Pinto, Manuel A. Quevedo-Lopez
  • Publication number: 20110108972
    Abstract: An integrated circuit die stack including a first integrated circuit die mounted upon a substrate, the first die including pass-through vias (‘PTVs’) composed of conductive pathways through the first die with no connection to any circuitry on the first die; and a second integrated circuit die, identical to the first die, shifted in position with respect to the first die and mounted upon the first die, with the PTVs in the first die connecting signal lines from the substrate through the first die to through silicon vias (‘TSVs’) in the second die composed of conductive pathways through the second die connected to electronic circuitry on the second die; with the TSVs and PTVs disposed upon each identical die so that the positions of the TSVs and PTVs on each identical die are translationally compatible with respect to the TSVs and PTVs on the other identical die.
    Type: Application
    Filed: November 12, 2009
    Publication date: May 12, 2011
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Jimmy G. Foster, SR., Kyu-Hyoun Kim
  • Patent number: 7939923
    Abstract: A memory card includes a circuit board, a first semiconductor chip mounted on the circuit board with a bump sandwiched between the first semiconductor chip and the circuit board, a second semiconductor chip mounted on the circuit board with a bump sandwiched between the second semiconductor chip and the circuit board with a clearance not greater than 1 mm between the first semiconductor chip and the second semiconductor chip, a first sealing resin layer surrounding the bump and existing between the first semiconductor chip and the circuit board, and a second sealing resin layer surrounding the bump and existing between the second semiconductor chip and the circuit board, and a cover covering the first semiconductor chip, the second semiconductor chip on a principal face of the circuit board.
    Type: Grant
    Filed: January 31, 2007
    Date of Patent: May 10, 2011
    Assignee: Panasonic Corporation
    Inventors: Hidenobu Nishikawa, Hiroyuki Yamada, Shuichi Takeda, Atsunobu Iwamoto
  • Publication number: 20110101475
    Abstract: The present invention is directed to a CMOS integrated micromechanical device fabricated in accordance with a standard CMOS foundry fabrication process. The standard CMOS foundry fabrication process is characterized by a predetermined layer map and a predetermined set of fabrication rules. The device includes a semiconductor substrate formed or provided in accordance with the predetermined layer map and the predetermined set of fabrication rules. A MEMS resonator device is fabricated in accordance with the predetermined layer map and the predetermined set of fabrication rules. The MEMS resonator device includes a micromechanical resonator structure having a surface area greater than or equal to approximately 20 square microns. At least one CMOS circuit is coupled to the MEMS resonator member. The at least one CMOS circuit is also fabricated in accordance with the predetermined layer map and the predetermined set of fabrication rules.
    Type: Application
    Filed: June 26, 2009
    Publication date: May 5, 2011
    Applicant: CORNELL UNIVERSITY
    Inventors: Jeevak M. Parpia, Harold G. Craighead, Joshua D. Cross, Bojan Robert Ilic, Maxim K. Zalalutdinov, Jeffrey W. Baldwin, Brian H. Houston
  • Publication number: 20110101201
    Abstract: Photodetectors, photodetector arrays, image sensors, and other apparatus are disclosed. An apparatus, of one aspect, may include a surface to receive light, a photosensitive region disposed within a substrate, and a material coupled between the surface and the photosensitive region. The material may receive the light. At least some of the light may free electrons in the material. An electron lens coupled between the surface and the material may focus the electrons in the material toward the photosensitive region. Other apparatus are also disclosed, as are methods of using such apparatus, methods of fabricating such apparatus, and systems incorporating such apparatus.
    Type: Application
    Filed: November 4, 2009
    Publication date: May 5, 2011
    Inventors: Vincent Venezia, Duli Mao, Dyson Tai, Yin Qian
  • Patent number: 7932178
    Abstract: A method is provided for manufacturing an integrated circuit having a plurality of MOSFET devices, comprising the steps of: providing a plurality of MOSFET devices each having a first and a second structural parameter associated therewith, wherein a value of one of the first and a second structural parameter of each device is selected to provide a value of a performance parameter of the device substantially equal to a predetermined reference value, the predetermined reference value being the same for each device.
    Type: Grant
    Filed: December 28, 2006
    Date of Patent: April 26, 2011
    Assignee: GLOBALFOUNDRIES Singapore Pte. Ltd.
    Inventors: Lee Wee Teo, Yong Meng Lee, Jeffrey Chee, Shyue Seng Tan, Chung Woh Lai, Johnny Widodo, Zhao Lun, Shailendra Mishra
  • Patent number: 7932109
    Abstract: This invention provides a means for suppressing streaks of light emission in an organic EL display having an organic light-emitting layer formed by coating by an ink jet method. A manufacturing process of the organic EL display of this invention includes: preparing a display substrate having two or more linear banks in parallel to each other, and two or more pixel regions arranged in a region between the linear banks; arranging an ink jet head such that the alignment direction of nozzles and the line direction of the linear banks are in parallel; and relatively moving the ink jet head in a direction perpendicular to the line direction of the linear banks and discharging the ink from the nozzles to apply the ink to every region defined by the linear banks.
    Type: Grant
    Filed: May 25, 2009
    Date of Patent: April 26, 2011
    Assignee: Panasonic Corporation
    Inventors: Hiroshi Hayata, Naoki Suzuki, Yoshio Kanata
  • Publication number: 20110092046
    Abstract: An apparatus and method for holding a semiconductor device in a wafer. A bar is connected to the wafer. A first sidewall comprises a first end and a second, and is connected to the bar at its first end. A first tab comprises a first end and a second end, and is connected to the second end of the first sidewall at its first end and connected to the first side of the semiconductor device at its second end. The thickness of the first tab is less than the thickness of the bar and the thickness of the first sidewall.
    Type: Application
    Filed: December 28, 2010
    Publication date: April 21, 2011
    Applicant: APPLIED NANOSTRUCTURES, INC.
    Inventor: Ami Chand
  • Patent number: 7928481
    Abstract: An semiconductor device is disclosed. The device includes a semiconductor body, a layer of insulating material disposed over the semiconductor body, and a region of gate electrode material disposed over the layer of insulating material. Also included are a source region adjacent to gate region and a drain region adjacent to the gate region. A gate connection is disposed over the semiconductor body, wherein the gate connection includes a region of gate electrode material electrically coupling a contact region to the gate electrode. An insulating region is disposed on the semiconductor body beneath the gate connection.
    Type: Grant
    Filed: July 26, 2007
    Date of Patent: April 19, 2011
    Assignee: Infineon Technologies AG
    Inventors: Albert Birner, Qiang Chen
  • Publication number: 20110079832
    Abstract: A solid-state image pickup device includes: a semiconductor substrate; and a plurality of pixel circuits formed on the semiconductor substrate; each of the plurality of pixel circuits formed on the semiconductor substrate including a photoelectric conversion element, a first buried gate electrode formed adjacent to the photoelectric conversion element, a second buried gate electrode formed away from each of the photoelectric conversion element and the first buried gate electrode, a first diffusion layer formed between the first buried gate electrode and the second buried gate electrode, and a second diffusion layer formed between the first buried gate electrode and the second buried gate electrode away from the first diffusion layer so as to overlap the first diffusion layer; wherein electric charges accumulated in the photodiode conversion element are transferred to the second diffusion layer through the first diffusion layer.
    Type: Application
    Filed: September 28, 2010
    Publication date: April 7, 2011
    Applicant: SONY CORPORATION
    Inventors: Atsushi Masagaki, Ikuhiro Yamamura
  • Publication number: 20110076810
    Abstract: A method for forming three-dimensional multilayer circuit includes forming an area distributed CMOS layer configured to selectively address a set of first vias and a set of second vias. A template is then aligned with the first set of vias and lower crossbar segments are created using the template. The template is then removed, rotated, and aligned with the set of second vias. Upper crossbar segments which attach to the second set of vias are then created.
    Type: Application
    Filed: September 25, 2009
    Publication date: March 31, 2011
    Applicant: HEWLETT-PACKARD DEVELOPMENT COMPANY, L.P.
    Inventors: Qiangfei Xia, Wei Wu
  • Publication number: 20110068313
    Abstract: Memory cells of a memory device including a variable resistance material have a cavity between the memory cells. Electronic systems include such memory devices. Methods of forming a memory device include providing a cavity between memory cells of the memory device.
    Type: Application
    Filed: September 21, 2009
    Publication date: March 24, 2011
    Applicant: MICRON TECHNOLOGY, INC.
    Inventor: Jun Liu
  • Publication number: 20110062444
    Abstract: A method for fabricating a flexible display device including the steps of preparing a glass substrate, forming a flexible substrate on the glass substrate, the flexible substrate being formed by forming a semiconductor layer on the glass substrate, forming a first flexible layer on the semiconductor layer, forming an adhesive layer on the first flexible layer, and forming a second flexible layer on the adhesive layer, forming a thin film array on the flexible substrate, forming a display device on the thin film array, and separating the glass substrate from the semiconductor layer of the flexible substrate.
    Type: Application
    Filed: July 19, 2010
    Publication date: March 17, 2011
    Inventors: Dong Sik Park, Juhn-Suk Yoo, Soo-Young Yoon
  • Patent number: 7902034
    Abstract: A first substrate of single-crystal silicon within which is formed an embrittled layer and over a surface of which is formed a first insulating film is provided; a second insulating film is formed over a surface of a second substrate; at least one surface of either the first insulating film or the second insulating film is exposed to a plasma atmosphere or an ion atmosphere, and that surface of the first insulating film or the second insulating film is activated; the first substrate and the second substrate are bonded together with the first insulating film and the second insulating film interposed therebetween; a single-crystal silicon film is separated from the first substrate at an interface of the embrittled layer of the first substrate, and a thin film single-crystal silicon film is formed over the second substrate with the first insulating film and the second insulating film interposed therebetween.
    Type: Grant
    Filed: March 21, 2008
    Date of Patent: March 8, 2011
    Assignee: Semiconductor Energy Laboratory Co., Ltd.
    Inventors: Shunpei Yamazaki, Hideto Ohnuma
  • Publication number: 20110044084
    Abstract: A multi-chip memory device includes a transfer memory chip communicating input/output signals, a stacked plurality of memory chips each including a memory array having a designated bank, and a signal path extending upward from the transfer memory chip through the stack of memory chips to communicate input/output signals, wherein each bank of each memory chip in the stacked plurality of memory chips is commonly addressed to provide read data during a read operation and receive write data during a write operation, and vertically aligned within the stacked plurality of memory chips.
    Type: Application
    Filed: November 3, 2010
    Publication date: February 24, 2011
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Hoe-ju Chung, Jung-bae Lee, Uk-song Kang
  • Patent number: 7893545
    Abstract: A module including a carrier and a semiconductor chip applied to the carrier. An external contact element is provided having a first portion and a second portion extending perpendicular to the first portion, wherein a thickness of the second portion is smaller than a thickness of the carrier.
    Type: Grant
    Filed: July 18, 2007
    Date of Patent: February 22, 2011
    Assignee: Infineon Technologies AG
    Inventor: Ralf Otremba
  • Patent number: 7888768
    Abstract: In one embodiment, a power integrated circuit device is provided. The power integrated circuit device includes a high-side power switch having a high voltage transistor and a low voltage transistor. The high voltage transistor has a gate, a source, and a drain, and is capable of withstanding a high voltage applied to its drain. The low voltage transistor has a gate, a source, and a drain, wherein the drain of the low voltage transistor is connected to the source of the high voltage transistor and the source of the low voltage transistor is connected to the gate of the high voltage transistor, and wherein a control signal is applied to the gate of the low voltage transistor from the power integrated circuit device.
    Type: Grant
    Filed: January 9, 2006
    Date of Patent: February 15, 2011
    Assignee: Fairchild Korea Semiconductor, Ltd.
    Inventors: Sung-lyong Kim, Chang-ki Jeon, Jong-jib Kim, Jong-tae Hwang
  • Publication number: 20110031466
    Abstract: Disclosed herein is a semiconductor memory device, including: a first electrode formed on a substrate; an ion source layer formed on an upper layer of the first electrode; and a second electrode formed on an upper layer of the ion source layer. Resistance change type memory cells in each of which either a surface of the first electrode or a surface of the ion source layer is oxidized to form a resistance change type memory layer in an interface between the first electrode and the ion source interface are arranged in a array.
    Type: Application
    Filed: June 21, 2010
    Publication date: February 10, 2011
    Applicant: SONY CORPORATION
    Inventors: Yoshihisa KAGAWA, Tetsuya MIZUGUCHI, Ichiro FUJIWARA, Akira KOUCHIYAMA, Satoshi SASAKI, Naomi YAMADA