Superlattice Patents (Class 257/15)
  • Patent number: 9583566
    Abstract: An embodiment includes a heterojunction tunneling field effect transistor including a source, a channel, and a drain; wherein (a) the channel includes a major axis, corresponding to channel length, and a minor axis that corresponds to channel width and is orthogonal to the major axis; (b) the channel length is less than 10 nm long; (c) the source is doped with a first polarity and has a first conduction band; (d) the drain is doped with a second polarity, which is opposite the first polarity, and the drain has a second conduction band with higher energy than the first conduction band. Other embodiments are described herein.
    Type: Grant
    Filed: November 16, 2015
    Date of Patent: February 28, 2017
    Assignee: Intel Corporation
    Inventors: Uygar E. Avci, Dmitri E. Nikonov, Ian A. Young
  • Patent number: 9559196
    Abstract: A semiconductor wafer includes a base wafer, a first semiconductor portion that is formed on the base wafer and includes a first channel layer containing a majority carrier of a first conductivity type, a separation layer that is formed over the first semiconductor portion and contains an impurity to create an impurity level deeper than the impurity level of the first semiconductor portion, and a second semiconductor portion that is formed over the separation layer and includes a second channel layer containing a majority carrier of a second conductivity type opposite to the first conductivity type.
    Type: Grant
    Filed: October 30, 2012
    Date of Patent: January 31, 2017
    Assignee: SUMITOMO CHEMICAL COMPANY, LIMITED
    Inventors: Naohiro Nishikawa, Tsuyoshi Nakano, Takayuki Inoue
  • Patent number: 9548377
    Abstract: Thermal treatment of a semiconductor wafer in the fabrication of integrated circuits including MOS transistors and ferroelectric capacitors, including those using lead-zirconium-titanate (PZT) ferroelectric material, to reduce variation in the electrical characteristics of the transistors. Thermal treatment of the wafer in a nitrogen-bearing atmosphere in which hydrogen is essentially absent is performed after formation of the transistors and capacitor. An optional thermal treatment of the wafer in a hydrogen-bearing atmosphere prior to deposition of the ferroelectric treatment may be performed.
    Type: Grant
    Filed: May 9, 2014
    Date of Patent: January 17, 2017
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Kezhakkedath R. Udayakumar, Kemal Tamer San
  • Patent number: 9548420
    Abstract: A light-emitting device comprises a substrate comprising a top surface; a light-emitting stack formed on a portion of the top surface of the substrate; and a plurality of pores formed in an area of the substrate, wherein the area is under another portion of the top surface where the light-emitting stack is not formed thereon.
    Type: Grant
    Filed: April 20, 2015
    Date of Patent: January 17, 2017
    Assignee: EPISTAR CORPORATION
    Inventors: Chun-Hsiang Tu, De-Shan Kuo, Po-Shun Chiu, Chi-Shiang Hsu
  • Patent number: 9548395
    Abstract: Provided is a field-effect transistor (FET) having small off-state current, which is used in a miniaturized semiconductor integrated circuit. The field-effect transistor includes a thin oxide semiconductor which is formed substantially perpendicular to an insulating surface, a gate insulating film formed to cover the oxide semiconductor, and a gate electrode which is formed to cover the gate insulating film. The gate electrode partly overlaps a source electrode and a drain electrode. The source electrode and the drain electrode are in contact with at least a top surface of the oxide semiconductor. In this structure, three surfaces of the thin oxide semiconductor are covered with the gate electrode, so that electrons injected from the source electrode or the drain electrode can be effectively removed, and most of the space between the source electrode and the drain electrode can be a depletion region; thus, off-state current can be reduced.
    Type: Grant
    Filed: September 9, 2015
    Date of Patent: January 17, 2017
    Assignee: Semiconductor Energy Laboratory Co., Ltd.
    Inventors: Shunpei Yamazaki, Hiromichi Godo, Yasuhiko Takemura
  • Patent number: 9510445
    Abstract: In the present invention, a copper electrode having a nanohole structure is prepared by using a polymer substrate in the form of nanopillars in order to avoid fatigue fracture that causes degradation of electrical and mechanical properties of a flexible electrode during repetitive bending of a typical metal electrode. The nanohole structure may annihilate dislocations to suppress the initiation of fracture and may blunt crack tips to delay the propagation of damage. Therefore, the nanohole electrode exhibits very small changes in electrical resistance during a bending fatigue test.
    Type: Grant
    Filed: November 26, 2012
    Date of Patent: November 29, 2016
    Assignees: SNU R&DB FOUNDATION, KOREA INSTITUTE OF SCIENCE AND TECHNOLOGY
    Inventors: Young Chang Joo, In Suk Choi, Myoung Woon Moon, Byoung Joon Kim, Min Suk Jung
  • Patent number: 9466739
    Abstract: The present disclosure relates to an electromagnetic energy detector. The detector can include a substrate having a first refractive index; a metal layer; an absorber layer having a second refractive index and disposed between the substrate and the metal layer; a coupling structure to convert incident radiation to a surface plasma wave; additional conducting layers to provide for electrical contact to the electromagnetic energy detector, each conducting layer characterized by a conductivity and a refractive index; and a surface plasma wave (“SPW”) mode-confining layer having a third refractive index that is higher than the second refractive index disposed between the substrate and the metal layer.
    Type: Grant
    Filed: March 14, 2014
    Date of Patent: October 11, 2016
    Assignee: STC.UNM
    Inventors: Steven R. J. Brueck, Sanjay Krishna, Seung-Chang Lee
  • Patent number: 9406823
    Abstract: Methods for fabricating self-aligned heterostructures and semiconductor arrangements using silicon nanowires are described.
    Type: Grant
    Filed: July 11, 2014
    Date of Patent: August 2, 2016
    Assignee: CALIFORNIA INSTITUTE OF TECHNOLOGY
    Inventors: Andrew P. Homyk, Michael D. Henry, Axel Scherer, Sameer Walavalkar
  • Patent number: 9318645
    Abstract: A nitride semiconductor light-emitting element includes a second light-emitting layer, a third barrier layer, and a first light-emitting layer from a side close to a p-type nitride semiconductor layer. The first light-emitting layer includes a plurality of first quantum well layers and a first barrier layer provided between the plurality of first quantum well layers. The second light-emitting layer includes a plurality of second quantum well layers and a second barrier layer provided between the plurality of second quantum well layers. The second quantum well layers include a multiple quantum well light-emitting layer thicker than the first quantum well layers.
    Type: Grant
    Filed: October 16, 2013
    Date of Patent: April 19, 2016
    Assignee: SHARP KABUSHIKI KAISHA
    Inventors: Yoshihiko Tani, Tadashi Takeoka, Akihiro Kurisu, Tetsuya Hanamoto, Mathieu Senes
  • Patent number: 9287456
    Abstract: Provided is an element structure whereby it is possible to produce a silicon-germanium light-emitting element enclosing an injected carrier within a light-emitting region. Also provided is a method of manufacturing the structure. Between the light-emitting region and an electrode there is produced a narrow passage for the carrier, specifically, a one-dimensional or two-dimensional quantum confinement region. A band gap opens up in this section due to the quantum confinement, thereby forming an energy barrier for both electrons and positive holes, and affording an effect analogous to a double hetero structure in an ordinary Group III-V semiconductor laser. Because no chemical elements other than those used in ordinary silicon processes are employed, the element can be manufactured inexpensively, simply by controlling the shape of the element.
    Type: Grant
    Filed: June 12, 2012
    Date of Patent: March 15, 2016
    Assignee: HITACHI, LTD.
    Inventors: Yuji Suwa, Shinichi Saito, Etsuko Nomoto, Makoto Takahashi
  • Patent number: 9279763
    Abstract: An analyte measuring device (5) for monitoring, for example, levels of a tissue analyte (e.g., bilirubin), includes a number of narrow band light sources (10), each narrow band light source being structured to emit a spectrum of light covering a number of wavelengths, and a number of detector assemblies (15) configured to receive light reflected from the transcutaneous tissues of a subject. Each of the detector assemblies includes a filter (20) and a photodetector (25), each filter being structured to transmit a main transmission band and one or more transmission sidebands, wherein for each narrow band light source the spectrum thereof includes one or more wavelengths that fall within the transmission band of at least one of the filters, and wherein for each narrow band light source the spectrum thereof does not include any wavelengths that fall within the one or more transmission sidebands of any of the optical filters.
    Type: Grant
    Filed: April 27, 2011
    Date of Patent: March 8, 2016
    Assignee: Koninklijke Philip N.V.
    Inventors: Eduard Johannes Meijer, Srinivas Rao Kudavelly
  • Patent number: 9263662
    Abstract: The present disclosure provides a thermoelectric element comprising a flexible semiconductor substrate having exposed surfaces with a metal content that is less than about 1% as measured by x-ray photoelectron spectroscopy (XPS) and a figure of merit (ZT) that is at least about 0.25, wherein the flexible semiconductor substrate has a Young's Modulus that is less than or equal to about 1×106 pounds per square inch (psi) at 25° C.
    Type: Grant
    Filed: March 24, 2015
    Date of Patent: February 16, 2016
    Assignee: SILICIUM ENERGY, INC.
    Inventors: Akram I. Boukai, Douglas W. Tham, Haifan Liang
  • Patent number: 9224866
    Abstract: A semiconductor fin including a vertical stack, from bottom to top, of a second semiconductor material and a first semiconductor material is formed on a substrate. A disposable gate structure straddling the semiconductor fin is formed. A source region and a drain region are formed employing the disposable gate structure as an implantation mask, At least one semiconductor shell layer or a semiconductor cap layer can be formed as an etch stop structure. A planarization dielectric layer is subsequently formed. A gate cavity is formed by removing the disposable gate structure. A portion of the second semiconductor material is removed selective to the first semiconductor material within the gate cavity so that a middle portion of the semiconductor fin becomes suspended over the substrate. A gate dielectric layer and a gate electrode are sequentially formed. The gate electrode laterally surrounds a body region of a fin field effect transistor.
    Type: Grant
    Filed: August 27, 2013
    Date of Patent: December 29, 2015
    Assignee: GLOBALFOUNDRIES INC.
    Inventors: Anirban Basu, Guy Cohen, Amlan Majumdar, Jeffrey W. Sleight
  • Patent number: 9214648
    Abstract: A light extraction substrate which can realize a superior light extraction efficiency when applied to an organic light-emitting device, and an organic light-emitting device having the same. The light extraction substrate includes a base substrate and a matrix layer. One surface of the matrix layer adjoins to the base substrate, and the other surface of the matrix layer adjoins to an organic light-emitting diode. The light extraction substrate also includes a rod array disposed inside the matrix layer. The rod array includes at least one rod which is arranged in a direction normal to the one surface of the matrix layer. The rod array and a cathode of the organic light-emitting diode form an antenna structure which guides light generated from the organic light-emitting diode to be emitted in the normal direction.
    Type: Grant
    Filed: May 2, 2014
    Date of Patent: December 15, 2015
    Assignee: Corning Precision Materials Co., Ltd.
    Inventor: Hong Yoon
  • Patent number: 9207120
    Abstract: A dual-band infrared detector is provided. The dual-band infrared detector includes a first absorption layer, a barrier layer coupled to the first absorption layer, and a second absorption layer coupled to the barrier layer. The first absorption layer is sensitive to only a first infrared wavelength band and the second absorption layer is sensitive to only a second infrared wavelength band that is different from the first infrared wavelength band. The dual-band infrared detector is capable of detecting the first wavelength band and the second wavelength band by applying a first bias voltage of a first polarity to the first absorption layer and by applying a second bias voltage of a second polarity that is opposite the first polarity to the second absorption layer, wherein the first bias voltage and the second bias voltage each have a magnitude of less than about 500 mV.
    Type: Grant
    Filed: July 15, 2013
    Date of Patent: December 8, 2015
    Assignee: The Boeing Company
    Inventors: Rajesh D. Rajavel, Terence J. deLyon
  • Patent number: 9199953
    Abstract: An amorphous form of cabazitaxel is disclosed. It is preferably characterized by an X-ray powder diffraction (XRD) pattern as depicted in FIG. 1. It is prepared by (a) preparing a solution of cabazitaxel in a suitable solvent and mixture thereof; and (b) recovering the amorphous forms of cabazitaxel from the solution by removal of the solvent.
    Type: Grant
    Filed: October 30, 2012
    Date of Patent: December 1, 2015
    Assignee: FRESENIUS KABI ONCOLOGY LIMITED
    Inventors: Saswata Lahiri, Bhuwan Bhaskar Mishra, Vijay Ojha, Nilendu Panda, Sonu Prasad Shukla
  • Patent number: 9190545
    Abstract: An optical device is provided including an active layer having two outer barriers and a coupled quantum well between the two outer barriers. The coupled quantum well includes a first quantum well layer, a second quantum well layer, a third quantum well layer, a first coupling barrier between the first quantum well layer and the second quantum well layer, and a second coupling barrier between the second quantum well layer and the third quantum well layer. A thickness of the first quantum well layer and a thickness of the third quantum well layer are each different from a thickness of the second quantum well layer. Also, an energy level of the first quantum well layer and an energy level of the third quantum well layer are each different from an energy level of the second quantum well layer.
    Type: Grant
    Filed: May 21, 2014
    Date of Patent: November 17, 2015
    Assignees: SAMSUNG ELECTRONICS CO., LTD., GWANGJU INSTITUTE OF SCIENCE AND TECHNOLOGY
    Inventors: Yong-chul Cho, Yong-tak Lee, Chang-young Park, Byung-hoon Na, Yong-hwa Park, Gun-wu Ju
  • Patent number: 9184242
    Abstract: A nitride semiconductor wafer includes a silicon substrate, a first layer, a second layer, a third layer, a fourth layer, a fifth layer, and a sixth layer. The first layer is provided on the silicon substrate. The second layer is provided on the first layer. The third layer is provided on the second layer. The fourth layer is provided on the third layer. The fifth layer is provided on the fourth layer. The sixth layer is provided on the fifth layer. A composition ratio x4 of the fourth layer decreases in a first direction from the third layer toward the fifth layer. A maximum value of the composition ratio x4 is not more than a composition ratio of the third layer. A minimum value of the composition ratio x4 is not less than a composition ratio of the fifth layer.
    Type: Grant
    Filed: February 7, 2014
    Date of Patent: November 10, 2015
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Kei Kaneko, Mitsuhiro Kushibe, Hiroshi Katsuno, Shinji Yamada, Jumpei Tajima, Yasuo Ohba
  • Patent number: 9178111
    Abstract: According to one embodiment, a semiconductor light emitting device includes an electrode layer, a first semiconductor layer, a first elongated electrode, a second semiconductor layer, and a light emitting layer. The first semiconductor layer includes a crystal having a cleavage plane. The first semiconductor layer includes a first thin film portion and a thick film portion. The first thin film portion extends in a first direction perpendicular to a stacking direction from the electrode layer toward the first semiconductor layer. The first thin film portion has a first thickness. The thick film portion is arranged with the first thin film portion in a plane perpendicular to the stacking direction. An angle between the first direction and the cleavage plane is not less than 3 degrees and not more than 27 degrees. The first elongated electrode extends in the first direction in contact with the first thin film portion.
    Type: Grant
    Filed: November 19, 2013
    Date of Patent: November 3, 2015
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Jumpei Tajima, Kotaro Zaima, Toshiki Hikosaka, Hiroshi Ono, Naoharu Sugiyama, Shinya Nunoue
  • Patent number: 9082809
    Abstract: A junction transistor, comprising, on a substrate an emitter layer, a collector layer, and a base layer that comprises a graphene layer, wherein an emitter barrier layer is arranged between the base layer and the emitter layer, and a collector barrier layer is arranged between the base and the collector layers and adjacent to the graphene layer, characterized in that the collector barrier layer is a compositionally graded material layer, which has an electron affinity that decreases in a direction pointing from the base layer to the collector layer.
    Type: Grant
    Filed: May 17, 2012
    Date of Patent: July 14, 2015
    Assignee: IHP GmbH—Innovations for High Performance Microelectronics
    Inventors: Jaroslaw Dabrowski, Wolfgang Mehr, Johann Christoph Scheytt, Grzegorz Lupina
  • Patent number: 9040954
    Abstract: A semiconductor light emitting device includes a first nitride semiconductor layer, a dopant doped semiconductor layer on the first nitride semiconductor layer, an active layer on the dopant doped semiconductor layer, a delta doped layer on the active layer, a superlattice structure on the delta doped layer, an undoped layer on the superlattice layer, a second nitride semiconductor layer including a first n-type dopant, a third nitride semiconductor layer including a second n-type dopant, and a fourth nitride semiconductor layer including a third n-type dopant.
    Type: Grant
    Filed: March 12, 2014
    Date of Patent: May 26, 2015
    Assignee: LG INNOTEK CO., LTD.
    Inventors: Tae Yun Kim, Hyo Kun Son
  • Patent number: 9040958
    Abstract: Transistors, and methods of manufacturing the transistors, include graphene and a material converted from graphene. The transistor may include a channel layer including graphene and a gate insulating layer including a material converted from graphene. The material converted from the graphene may be fluorinated graphene. The channel layer may include a patterned graphene region. The patterned graphene region may be defined by a region converted from graphene. A gate of the transistor may include graphene.
    Type: Grant
    Filed: March 11, 2013
    Date of Patent: May 26, 2015
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Chang-seung Lee, Yong-sung Kim, Joo-ho Lee, Yong-seok Jung
  • Patent number: 9029832
    Abstract: The invention provides a Group III nitride semiconductor light-emitting device in which the strain in the light-emitting layer is relaxed, thereby attaining high light emission efficiency, and a method for producing the device. The light-emitting device of the present invention has a substrate, a low-temperature buffer layer, an n-type contact layer, a first ESD layer, a second ESD layer, an n-side superlattice layer, a light-emitting layer, a p-side superlattice layer, a p-type contact layer, an n-type electrode N1, a p-type electrode P1, and a passivation film F1. The second ESD layer has pits X having a mean pit diameter D. The mean pit diameter D is 500 ? to 3,000 ?. An InGaN layer included in the n-side superlattice layer has a thickness Y satisfying the following condition: ?0.029×D+82.8?Y??0.029×D+102.8.
    Type: Grant
    Filed: August 12, 2013
    Date of Patent: May 12, 2015
    Assignee: Toyoda Gosei Co., Ltd.
    Inventors: Koji Okuno, Atsushi Miyazaki
  • Patent number: 9029916
    Abstract: Gallium nitride (GaN) based semiconductor devices and methods of manufacturing the same. The GaN-based semiconductor device may include a heat dissipation substrate (that is, a thermal conductive substrate); a GaN-based multi-layer arranged on the heat dissipation substrate and having N-face polarity; and a heterostructure field effect transistor (HFET) or a Schottky electrode arranged on the GaN-based multi-layer. The HFET device may include a gate having a double recess structure. While such a GaN-based semiconductor device is being manufactured, a wafer bonding process and a laser lift-off process may be used.
    Type: Grant
    Filed: February 21, 2014
    Date of Patent: May 12, 2015
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jae-hoon Lee, Ki-se Kim
  • Patent number: 9012886
    Abstract: According to one embodiment, a semiconductor light emitting device includes: a first semiconductor layer; a second semiconductor layer; and a light emitting layer provided between the first and the second semiconductor layers. The first semiconductor layer includes a nitride semiconductor, and is of an n-type. The second semiconductor layer includes a nitride semiconductor, and is of a p-type. The light emitting layer includes: a first well layer; a second well layer provided between the first well layer and the second semiconductor layer; a first barrier layer provided between the first and the second well layers; and a first Al containing layer contacting the second well layer between the first barrier layer and the second well layer and containing layer containing Alx1Ga1-x1N (0.1?x1?0.35).
    Type: Grant
    Filed: March 14, 2013
    Date of Patent: April 21, 2015
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Jongil Hwang, Shinji Saito, Rei Hashimoto, Shinya Nunoue
  • Patent number: 9012953
    Abstract: A light emitting device and method for making the same is disclosed. The light-emitting device includes an active layer sandwiched between a p-type semiconductor layer and an n-type semiconductor layer. The active layer emits light when holes from the p-type semiconductor layer combine with electrons from the n-type semiconductor layer therein. The active layer includes a number of sub-layers and has a plurality of pits in which the side surfaces of a plurality of the sub-layers are in contact with the p-type semiconductor material such that holes from the p-type semiconductor material are injected into those sub-layers through the exposed side surfaces without passing through another sub-layer. The pits can be formed by utilizing dislocations in the n-type semiconductor layer and etching the active layer using an etching atmosphere in the same chamber used to deposit the semiconductor layers without removing the partially fabricated device.
    Type: Grant
    Filed: February 7, 2014
    Date of Patent: April 21, 2015
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Steven Lester, Jeff Ramer, Jun Wu, Ling Zhang
  • Patent number: 9012885
    Abstract: A semiconductor chip includes a semiconductor body with a semiconductor layer sequence. An active region intended for generating radiation is arranged between an n-conductive multilayer structure and a p-conductive semiconductor layer. A doping profile is formed in the n-conductive multilayer structure which includes at least one doping peak.
    Type: Grant
    Filed: December 27, 2010
    Date of Patent: April 21, 2015
    Assignee: Osram Opto Semiconductors GmbH
    Inventors: Matthias Peter, Tobias Meyer, Alexander Walter, Tetsuya Taki, Juergen Off, Rainer Butendeich, Joachim Hertkorn
  • Patent number: 8993999
    Abstract: According to an embodiment, a semiconductor light emitting device is configured to emit light by energy relaxation of an electron between subbands of a plurality of quantum wells. The device includes an active layer and at least a pair of cladding layers. The active layer is provided in a stripe shape extending in a direction parallel to an emission direction of the light, and includes the plurality of quantum wells; and the active layer emits the light with a wavelength of 10 ?m or more. Each of the cladding layers is provided both on and under the active layer respectively and have a lower refractive index than the active layer. At least one portion of the cladding layers contains a material having a different lattice constant from the active layer and has a lower optical absorption at a wavelength of the light than the other portion.
    Type: Grant
    Filed: May 6, 2014
    Date of Patent: March 31, 2015
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Shigeyuki Takagi, Hidehiko Yabuhara
  • Patent number: 8981343
    Abstract: A semiconductor device includes a p-type semiconductor layer, an n-type semiconductor layer, a pn junction portion at which the p-type semiconductor layer and the n-type semiconductor layer are joined to each other, and a multiple quantum barrier structure or a multiple quantum well structure that is provided in at least one of the p-type semiconductor layer and the n-type semiconductor layer and functions as a barrier against at least one of electrons and holes upon biasing in a forward direction. Upon biasing in a reverse direction, a portion that allows band-to-band tunneling of electrons is formed at the pn junction portion.
    Type: Grant
    Filed: January 16, 2013
    Date of Patent: March 17, 2015
    Assignee: Fujitsu Limited
    Inventor: Tsuyoshi Takahashi
  • Patent number: 8975616
    Abstract: Improved quantum efficiency of multiple quantum wells. In accordance with an embodiment of the present invention, an article of manufacture includes a p side for supplying holes and an n side for supplying electrons. The article of manufacture also includes a plurality of quantum well periods between the p side and the n side, each of the quantum well periods includes a quantum well layer and a barrier layer, with each of the barrier layers having a barrier height. The plurality of quantum well periods include different barrier heights.
    Type: Grant
    Filed: July 3, 2012
    Date of Patent: March 10, 2015
    Inventors: Liang Wang, Ilyas Mohammed, Masud Beroz
  • Patent number: 8952353
    Abstract: According to one embodiment, a semiconductor light emitting device includes a first semiconductor layer, a second semiconductor layer, a light emitting part, and a multilayered structural body. The light emitting part is provided between the first and second semiconductor layers and includes barrier layers and well layers alternately stacked. The multilayered structural body is provided between the first semiconductor layer and the light emitting part and includes high energy layers and low energy layers alternately stacked. An average In composition ratio on a side of the second semiconductor is higher than that on a side of the first semiconductor in the multilayered structural body. An average In composition ratio on a side of the second semiconductor is higher than that on a side of the first semiconductor in the light emitting part.
    Type: Grant
    Filed: August 8, 2014
    Date of Patent: February 10, 2015
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Koichi Tachibana, Hajime Nago, Toshiki Hikosaka, Shigeya Kimura, Shinya Nunoue
  • Patent number: 8946863
    Abstract: An epitaxial substrate for electronic devices, in which current flows in a lateral direction and of which warpage configuration is properly controlled, and a method of producing the same. The epitaxial substrate for electronic devices is produced by forming a bonded substrate by bonding a low-resistance Si single crystal substrate and a high-resistance Si single crystal substrate together; forming a buffer as an insulating layer on a surface of the bonded substrate on the high-resistance Si single crystal substrate side; and producing an epitaxial substrate by epitaxially growing a plurality of III-nitride layers on the buffer to form a main laminate. The resistivity of the low-resistance Si single crystal substrate is 100 ?·cm or less, and the resistivity of the high-resistance Si single crystal substrate is 1000 ?·cm or more.
    Type: Grant
    Filed: August 2, 2010
    Date of Patent: February 3, 2015
    Assignee: Dowa Electronics Materials Co., Ltd.
    Inventors: Tetsuya Ikuta, Daisuke Hino, Ryo Sakamoto, Tomohiko Shibata
  • Patent number: 8921169
    Abstract: For forming a gate electrode, a conductive film with low resistance including Al or a material containing Al as its main component and a conductive film with low contact resistance for preventing diffusion of Al into a semiconductor layer are laminated, and the gate electrode is fabricated by using an apparatus which is capable of performing etching treatment at high speed.
    Type: Grant
    Filed: May 9, 2013
    Date of Patent: December 30, 2014
    Assignee: Semiconductor Energy Laboratory Co., Ltd.
    Inventors: Shunpei Yamazaki, Hideomi Suzawa, Koji Ono, Yoshihiro Kusuyama
  • Patent number: 8916849
    Abstract: An optoelectronic semiconductor chip, the latter includes a carrier and a semiconductor layer sequence grown on the carrier. The semiconductor layer sequence is based on a nitride-compound semiconductor material and contains at least one active zone for generating electromagnetic radiation and at least one waveguide layer, which indirectly or directly adjoins the active zone. A waveguide being formed. In addition, the semiconductor layer sequence includes a p-cladding layer adjoining the waveguide layer on a p-doped side and/or an n-cladding layer on an n-doped side of the active zone. The waveguide layer indirectly or directly adjoins the cladding layer. An effective refractive index of a mode guided in the waveguide is in this case greater than a refractive index of the carrier.
    Type: Grant
    Filed: February 23, 2011
    Date of Patent: December 23, 2014
    Assignee: OSRAM Opto Semiconductors GmbH
    Inventors: Christoph Eichler, Teresa Lermer, Adrian Stefan Avramescu
  • Patent number: 8908733
    Abstract: In at least one embodiment of the optoelectronic semiconductor chip (1), the latter is based on a nitride material system and comprises at least one active quantum well (2). The at least one active quantum well (2) is designed to generate electromagnetic radiation when in operation. Furthermore, the at least one active quantum well (2) comprises N successive zones (A) in a direction parallel to a growth direction z of the semiconductor chip (1), N being a natural number greater than or equal to 2. At least two of the zones (A) of the active quantum well (2) have mutually different average indium contents c. Furthermore the at least one active quantum well (2) fulfills the condition: 40??c(z)dz?2.5N?1.5?dz?80.
    Type: Grant
    Filed: March 10, 2010
    Date of Patent: December 9, 2014
    Assignee: OSRAM Opto Semiconductors GmbH
    Inventors: Adrian Avramescu, Désirée Queren, Christoph Eichler, Matthias Sabathil, Stephan Lutgen, Uwe Strauss
  • Patent number: 8901536
    Abstract: A transistor device having a graphene base for the transport of electrons into a collector is provided. The transistor consists of a heterostructure comprising an electron emitter, an electron collector, and a graphene material base layer consisting of one or more sheets of graphene situated between the emitter and the collector. The transistor also can further include an emitter transition layer at the emitter interface with the base and/or a collector transition layer at the base interface with the collector. The electrons injected into the graphene material base layer can be “hot electrons” having an energy E substantially greater than EF, the Fermi energy in the graphene material base layer or can be “non-hot electrons” having an energy E approximately equal to than EF. The electrons can have the properties of ballistic transit through the base layer.
    Type: Grant
    Filed: September 21, 2011
    Date of Patent: December 2, 2014
    Assignee: The United States of America, as represented by the Secretary of the Navy
    Inventor: Francis J. Kub
  • Publication number: 20140346441
    Abstract: A device comprising a semiconductor layer including a plurality of compositional inhomogeneous regions is provided. The difference between an average band gap for the plurality of compositional inhomogeneous regions and an average band gap for a remaining portion of the semiconductor layer can be at least thermal energy. Additionally, a characteristic size of the plurality of compositional inhomogeneous regions can be smaller than an inverse of a dislocation density for the semiconductor layer.
    Type: Application
    Filed: May 23, 2014
    Publication date: November 27, 2014
    Applicant: SENSOR ELECTRONIC TECHNOLOGY, INC.
    Inventors: Michael Shur, Rakesh Jain, Maxim S. Shatalov, Alexander Dobrinsky, Jinwei Yang, Remigijus Gaska
  • Patent number: 8884271
    Abstract: The present invention relates to a photodetector for detecting an infrared-light emission having a given wavelength (?) comprising a multilayer with: a layer (11) of a partially absorbent semiconductor; a spacer layer (12) made of a material that is transparent to said wavelength; and a structured metallic mirror (13), the distance (g) between the top of said mirror and said spacer layer being smaller than ? and said mirror comprising a network of holes defining an array of metallic reliefs with a pitch P of between 0.5 ?/nSC and 1.5 ?/nSC, where nSC is the real part of the refractive index of the semiconductor, a relief width L of between 9P/10 and P/2 and a hole depth h of between ?/100 and ?/15.
    Type: Grant
    Filed: December 16, 2011
    Date of Patent: November 11, 2014
    Assignee: Commissariat a l'Energie Atomique et aux Energies Alternatives
    Inventors: Roch Espiau De Lamaestre, Christophe Largeron
  • Patent number: 8884265
    Abstract: An InGaAs n-channel quantum well heterostructure for use in a complementary transistor having a Sb-based p-channel. The heterostructure includes a buffer layer having a lattice constant intermediate that of the n- and p-channel materials and which is configured to accommodate the strain produced by a lattice-constant mismatch between the n-channel and p-channel materials.
    Type: Grant
    Filed: January 16, 2014
    Date of Patent: November 11, 2014
    Assignee: The United States of America, as represented by the Secretary of the Navy
    Inventors: Brian R. Bennett, John Bradley Boos, Theresa F. Chick, James G. Champlain
  • Patent number: 8847203
    Abstract: A Group III nitride epitaxial laminate substrate comprising a substrate, a buffer and a main laminate in this order, wherein the buffer includes an initial growth layer, a first superlattice laminate and a second superlattice laminate in this order, the first superlattice laminate includes five to 20 sets of first AlN layers and second GaN layers, the first AlN layers and the second GaN layers being alternately stacked, and each one set of the first AlN layer and the second GaN layer has a thickness of less than 44 nm, the second superlattice laminate includes a plurality of sets of first layers made of an AlN material or an AlGaN material and second layers made of an AlGaN material having a different band gap from the first layers, the first and second layers being alternately stacked.
    Type: Grant
    Filed: November 4, 2010
    Date of Patent: September 30, 2014
    Assignee: Dowa Electronics Materials Co, Ltd.
    Inventors: Tetsuya Ikuta, Jo Shimizu, Tomohiko Shibata
  • Patent number: 8847202
    Abstract: A dual-band infrared detector structure based on Type-II superlattices (T2SL) has been developed and experimentally validated. The structure according to the principles of the present invention is designed for a single Indium bump architecture and utilizes a T2SL barrier design that omits the traditional p-n junction region. The barrier design comprises multiple periods where each period comprises multiple monolayers doped P type. By selecting the composition, number of monolayers per period and number of periods, a transition region is created in the conduction band between a first absorber layer and a second absorber layer that allows operation at low biases (<100 mV for both bands) and exhibits a dark current density in the longer wavelength band comparable to that obtained with single-color detectors.
    Type: Grant
    Filed: January 17, 2012
    Date of Patent: September 30, 2014
    Assignee: HRL Laboratories, LLC
    Inventors: Brett Z. Nosho, Rajesh D. Rajavel, Hasan Sharifi, Sevag Terterian
  • Patent number: 8835901
    Abstract: According to one embodiment, a semiconductor light emitting device includes a first semiconductor layer, a second semiconductor layer, a light emitting part, and a multilayered structural body. The light emitting part is provided between the first and second semiconductor layers and includes barrier layers and well layers alternately stacked. The multilayered structural body is provided between the first semiconductor layer and the light emitting part and includes high energy layers and low energy layers alternately stacked. An average In composition ratio on a side of the second semiconductor is higher than that on a side of the first semiconductor in the multilayered structural body. An average In composition ratio on a side of the second semiconductor is higher than that on a side of the first semiconductor in the light emitting part.
    Type: Grant
    Filed: February 18, 2011
    Date of Patent: September 16, 2014
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Koichi Tachibana, Hajime Nago, Toshiki Hikosaka, Shigeya Kimura, Shinya Nunoue
  • Patent number: 8816325
    Abstract: A quantum bit computing architecture includes a plurality of single spin memory donor atoms embedded in a semiconductor layer, a plurality of quantum dots arranged with the semiconductor layer and aligned with the donor atoms, wherein a first voltage applied across at least one pair of the aligned quantum dot and donor atom controls a donor-quantum dot coupling. A method of performing quantum computing in a scalable architecture quantum computing apparatus includes arranging a pattern of single spin memory donor atoms in a semiconductor layer, forming a plurality of quantum dots arranged with the semiconductor layer and aligned with the donor atoms, applying a first voltage across at least one aligned pair of a quantum dot and donor atom to control a donor-quantum dot coupling, and applying a second voltage between one or more quantum dots to control a Heisenberg exchange J coupling between quantum dots and to cause transport of a single spin polarized electron between quantum dots.
    Type: Grant
    Filed: October 4, 2012
    Date of Patent: August 26, 2014
    Assignee: The Regents of the University of California
    Inventors: Thomas Schenkel, Cheuk Chi Lo, Christoph Weis, Stephen Lyon, Alexei Tyryshkin, Jeffrey Bokor
  • Patent number: 8809103
    Abstract: A simple method that makes it possible to manufacture a highly-workable organic solar cell module having a plurality of connected organic solar cells is provided. The method includes: a first electrode substrate forming step of forming a plurality of first electrode layers on a first substrate to form a first electrode substrate; preparing a single piece of second electrode substrate-forming base material having at least a second electrode layer and capable of being cut into a plurality of second electrode substrates; a functional layer forming step; a cutting step to form a plurality of second electrode substrates; a bonding step so that the first and second electrode substrates are bonded together; and a connecting step of electrically connecting the first electrode layer of one of the organic solar cells to the second electrode layer of another organic solar cell which is adjacent to the one organic solar cell.
    Type: Grant
    Filed: April 6, 2012
    Date of Patent: August 19, 2014
    Assignee: DAI Nippon Printing Co., Ltd.
    Inventors: Kenta Sekikawa, Satoshi Mitsuzuka, Miho Sasaki
  • Patent number: 8803127
    Abstract: In at least one embodiment, an infrared (IR) sensor comprising a thermopile is provided. The thermopile comprises a substrate and an absorber. The absorber is positioned above the substrate and a gap is formed between the absorber and the substrate. The absorber receives IR from a scene and generates an electrical output indicative of a temperature of the scene. The absorber is formed of a super lattice quantum well structure such that the absorber is thermally isolated from the substrate. In another embodiment, a method for forming an infrared (IR) detector is provided. The method comprises forming a substrate and forming an absorber with a plurality of alternating first and second layers with a super lattice quantum well structure. The method further comprises positioning the absorber about the substrate such that a gap is formed to cause the absorber to be suspended about the substrate.
    Type: Grant
    Filed: October 7, 2011
    Date of Patent: August 12, 2014
    Assignee: UD Holdings, LLC
    Inventor: David Kryskowski
  • Patent number: 8785904
    Abstract: A light emitting device with reduced forward voltage Vf by utilizing the excellent lateral conduction of two-dimensional electron gas (2DEG) and two-dimensional hole gas (2DHG) structure and, more specifically, by improving the vertical conduction of 2DEG and 2DHG structure by means of vertical conductive passages formed in 2DEG and 2DHG structure. The conductive passages are formed via discontinuities in 2DEG and 2DHG structure. The discontinuities can be in the form of openings by etching 2DEG or 2DHG structure, or in the form of voids by growing 2DEG or 2DHG structure on a rough surface via epitaxy facet control. The discontinuities can be formed by vertical displacement of 2DEG structure. A method is provided for manufacturing a light emitting device with reduced forward voltage same.
    Type: Grant
    Filed: April 20, 2011
    Date of Patent: July 22, 2014
    Assignee: InvenLux Corporation
    Inventors: Jianping Zhang, Hongmei Wang, Chunhui Yan
  • Patent number: 8785907
    Abstract: An embodiment includes depositing a material onto a substrate where the material includes a different lattice constant than the substrate (e.g., III-V or IV epitaxial (EPI) material on a Si substrate). An embodiment includes an EPI layer formed within a trench having walls that narrow as the trench extends upwards. An embodiment includes an EPI layer formed within a trench using multiple growth temperatures. A defect barrier, formed in the EPI layer when the temperature changes, contains defects within the trench and below the defect barrier. The EPI layer above the defect barrier and within the trench is relatively defect free. An embodiment includes an EPI layer annealed within a trench to induce defect annihilation. An embodiment includes an EPI superlattice formed within a trench and covered with a relatively defect free EPI layer (that is still included in the trench). Other embodiments are described herein.
    Type: Grant
    Filed: December 20, 2012
    Date of Patent: July 22, 2014
    Assignee: Intel Corporation
    Inventors: Niti Goel, Niloy Mukherjee, Seung Hoon Sung, Van H. Le, Matthew V. Metz, Jack T. Kavalieros, Ravi Pillarisetty, Sanaz K. Gardner, Sansaptak Dasgupta, Willy Rachmady, Benjamin Chu-Kung, Marko Radosavljevic, Gilbert Dewey, Marc C. French, Jessica Kachian, Satyarth Suri, Robert S. Chau
  • Patent number: 8765505
    Abstract: The present invention relates to a multi-luminous element and a method for manufacturing the same. The present invention provides the multi-luminous element comprising: a buffer layer disposed on a substrate; a first type semiconductor layer disposed on the buffer layer; a first active layer which is disposed on the first type semiconductor layer and is patterned to expose a part of the first type semiconductor layer; a second active layer disposed on the first type semiconductor layer which is exposed by the first active layer; and a second type semiconductor layer disposed on the first active layer and the second active layer, the first and second active layers being repeatedly disposed in the horizontal direction, and the method for manufacturing the same.
    Type: Grant
    Filed: March 15, 2011
    Date of Patent: July 1, 2014
    Assignee: Korea Photonics Technology Institute
    Inventors: Seong Ran Jeon, Jae Bum Kim, Seung Jae Lee
  • Publication number: 20140175378
    Abstract: An embodiment includes depositing a material onto a substrate where the material includes a different lattice constant than the substrate (e.g., III-V or IV epitaxial (EPI) material on a Si substrate). An embodiment includes an EPI layer formed within a trench having walls that narrow as the trench extends upwards. An embodiment includes an EPI layer formed within a trench using multiple growth temperatures. A defect barrier, formed in the EPI layer when the temperature changes, contains defects within the trench and below the defect barrier. The EPI layer above the defect barrier and within the trench is relatively defect free. An embodiment includes an EPI layer annealed within a trench to induce defect annihilation. An embodiment includes an EPI superlattice formed within a trench and covered with a relatively defect free EPI layer (that is still included in the trench). Other embodiments are described herein.
    Type: Application
    Filed: December 20, 2012
    Publication date: June 26, 2014
    Inventors: Niti Goel, Niloy Mukherjee, Seung Hoon Sung, Van Le, Matthew Metz, Jack Kavalieros, RAVI PILLARISETTY, Sanaz Gardner, SANSAPTAK DASGUPTA, Willy Rachmady, BENJAMIN CHU-KUNG, MARKO RADOSAVLJEVIC, Gilbert Dewey, Marc French, JESSICA KACHIAN, SATYARTH SURI, Robert Chau
  • Patent number: 8759813
    Abstract: An Al0.95Ga0.05N:Mg (25 nm) single electron barrier can stop electrons having energy levels lower than the barrier height. Meanwhile, a 5-layer Al0.95Ga0.05N (4 nm)/Al0.77Ga0.23N (2 nm) MQB has quantum-mechanical effects so as to stop electrons having energy levels higher than the barrier height. Thus, electrons having energy levels higher than the barrier height can be blocked by making use of multiquantum MQB effects upon electrons. The present inventors found that the use of an MQB allows blocking of electrons having higher energy levels than those blocked using an SQB. In particular, for InAlGaN-based ultraviolet elements, AlGaN having the composition similar to that of AlN is used; however, it is difficult to realize a barrier having the barrier height exceeding that of AlN. Therefore, MQB effects are very important.
    Type: Grant
    Filed: November 25, 2010
    Date of Patent: June 24, 2014
    Assignee: RIKEN
    Inventor: Hideki Hirayama