Testing Or Measuring During Manufacture Or Treatment Or Reliability Measurement, I.e., Testing Of Parts Followed By No Processing Which Modifies Parts As Such (epo) Patents (Class 257/E21.521)

  • Publication number: 20100029019
    Abstract: Disclosed is a system and a method for detecting and repairing alien materials on a semiconductor wafer. The system includes a transfer arm for transferring and aligning a wafer, an inspection unit, on which the wafer is seated, and which obtains an image of the wafer surface, an analysis module for analyzing the alien material appearing in the image obtained by the inspection unit, and a repair unit for repairing the alien material according to information regarding the analyzed alien material. The simple construction of the system and method for detecting and repairing alien materials on a wafer reduces the manufacturing cost, avoids the loss of manufacturing cost, and increases the semiconductor chip yield ratio.
    Type: Application
    Filed: August 26, 2009
    Publication date: February 4, 2010
    Applicant: SNU PRECISION CO. LTD.
    Inventors: Heui Jae PARK, Heung Hyun SHIN, Il Hwan LEE
  • Publication number: 20100025682
    Abstract: In an interface device for wireless testing capable of testing a semiconductor chip in a non-contact manner, a semiconductor device and a semiconductor package including the same, and a method for wirelessly testing a semiconductor device using the same are provided, the interface device for wireless testing includes an interface substrate, interface antennas on the interface substrate, and interface transmitting and receiving circuits on the interface substrate, wherein the interface transmitting and receiving circuits are electrically connected to input/output pads of a semiconductor chip via interface vias passing through the interface substrate.
    Type: Application
    Filed: August 3, 2009
    Publication date: February 4, 2010
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Sang-Hoon Lee, Eun-Jo Byun, Se-Jang Oh, Young-Soo An, Chang-Hyun Cho
  • Publication number: 20100029021
    Abstract: Methods for real-time contamination, environmental, or physical monitoring of a photomask. An attribute of a photomask is monitored using a sensor of an electronics package attached to the photomask. The methods further include generating one or more sensor signals relating to the monitored attribute with the sensor and transmitting the one or more sensor signals from the electronics package to a control system.
    Type: Application
    Filed: July 30, 2008
    Publication date: February 4, 2010
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Brent A. Anderson, Robert K. Leidy, Jed H. Rankin
  • Patent number: 7655945
    Abstract: An apparatus includes semiconductor processing equipment. A particle detecting integrated circuit is positioned in a vacuum environment, the particle detecting integrated circuit containing a device having a pair of conductive lines exposed to the vacuum environment. The pair of conductive lines is spaced at a critical pitch corresponding to diameters of particles of interest. A computer system is linked to the particle detecting integrated circuit to detect a change in an electrical property of the conductive lines when a particle becomes lodged between or on the lines.
    Type: Grant
    Filed: July 3, 2007
    Date of Patent: February 2, 2010
    Assignee: Regents of the University of Minnesota
    Inventors: David Y. Pui, Yi Liu, Christof Asbach, Heinz Fissan
  • Patent number: 7651874
    Abstract: The invention relates to a method and to an arrangement for localizing production errors in a semiconductor component part by generating excess charge carriers in the semiconductor component part and by determining the electric potential in said part. In order to be able to localize production errors with simple measures and without damaging the semiconductor component part, it is suggested that the semiconductor component part be stimulated to become luminescent and that the locally resolved luminescence intensity distribution be determined in order to determine the locally resolved distribution of the electric potential in the semiconductor component part.
    Type: Grant
    Filed: August 21, 2006
    Date of Patent: January 26, 2010
    Assignee: Schott Solar AG
    Inventor: Henning Nagel
  • Patent number: 7651873
    Abstract: Disclosed is a method involving repeatedly measuring a pressure within a flow of processing gas that is provided in a semiconductor processing apparatus for treatment of a semiconductor substrate, such as a semiconductor wafer. The flow of processing gas is made to extend between a surface of the substrate and a surface of a processing body. From the pressure measurements the occurrence of an event that is related to a variation in the position of the substrate's surface relative to the surface of the processing body is determined.
    Type: Grant
    Filed: July 7, 2008
    Date of Patent: January 26, 2010
    Assignee: ASM International N.V.
    Inventor: Vladimir Kuznetsov
  • Publication number: 20100015736
    Abstract: A method of fabricating a chip may include the step of providing a first electrical part. The method may also include the step of forming a shell with the first electrical part embedded in a first side portion of the shell and a cavity in a second side portion of the shell. The method may include the step of testing the embedded first electrical part to determine whether the first electrical part is defective or functional. The method may also include the steps of providing a second electrical part, inserting the second electrical part within the cavity of the shell second side portion, establishing electrical communication between the first and second electrical parts if a test result of the first electrical part indicates that the first electrical part is functional, and finishing the chip. Also, the method may include the step of rejecting the first electrical part if the test result of the first electrical part indicates that the first electrical part is defective.
    Type: Application
    Filed: September 28, 2009
    Publication date: January 21, 2010
    Applicant: KINGSTON TECHNOLOGY CORPORATION
    Inventor: Wei Koh
  • Publication number: 20100015732
    Abstract: Base semiconductor chips, each comprising a plurality of chiplets, are manufactured and tested. For a base semiconductor chip having at least one non-functional chiplet, at least one repair semiconductor chiplet, which provides the same functionality as one of the at least one non-functional chiplet is designed to provide, is vertically stacked. The at least one repair semiconductor chiplet provides the functionality that the at least one non-functional chiplet is designed to provide to the base semiconductor chip. A functional multi-chip assembly is formed, which provides the same functionality as a base semiconductor chip in which all chiplets are functional. In case a first attempt to repair the base semiconductor chip by stacking repair semiconductor chips is unsuccessful, additional repair semiconductor chips may be subsequently stacked to fully repair the base semiconductor chip.
    Type: Application
    Filed: July 16, 2008
    Publication date: January 21, 2010
  • Publication number: 20100017005
    Abstract: Metrology may be implemented during semiconductor device fabrication by a) modeling a first measurement on a first test cell formed in a layer of a partially fabricated device; b) performing a second measurement on a second test cell in the layer; c) feeding information from the second measurement into the modeling of the first measurement; and after a lithography pattern has been formed on the layer including the first and second test cells, d) modeling a third and a fourth measurement on the first and second test cells respectively using information from a) and b) respectively.
    Type: Application
    Filed: July 13, 2009
    Publication date: January 21, 2010
    Applicant: KLA-Tencor Corporation
    Inventors: Michael Adel, Leonid Poslavsky, John Fielden, John Madsen, Robert Peters
  • Publication number: 20100015735
    Abstract: An analysis method of wafer ion implant is presented, the steps of the method comprises: (a) cleave a wafer for analysis, and (b) from these pieces of wafers determine which ones are wafer with defect and set an insulator on the wafer with defect, (c) finally, use scanning electron microscope to observe whether the ion implant on the wafer with defect was correct or not. Whereby, engineers can take less time to analyze whether the ion implant of the wafer is correct or not with 100% repeatability.
    Type: Application
    Filed: October 27, 2008
    Publication date: January 21, 2010
    Applicant: INOTERA MEMORIES, INC.
    Inventors: YI-WEI HSIEH, JEREMY DUNCAN RUSSELL, PEI-YI CHEN
  • Publication number: 20100015734
    Abstract: Providing through-wafer interconnections in a semiconductor wafer includes forming a sacrificial membrane in a preexisting semiconductor wafer, depositing metallization over one side of the wafer so as to cover exposed portions of the sacrificial membrane facing the one side of the wafer, removing exposed portions of the sacrificial membrane facing the other side of the wafer, and depositing metallization over the other side of the wafer so as to contact the previously deposited metallization. Techniques also are disclosed for providing capacitive and other structures using thin metal membranes.
    Type: Application
    Filed: September 24, 2009
    Publication date: January 21, 2010
    Applicant: Hymite A/S
    Inventor: Lior Shiv
  • Patent number: 7649200
    Abstract: A structure and method is utilized to detect cracks, fissures, fractures, or other dislocations in an IC die. A conductive line in a metal layer is provided about the periphery of the IC die. A break in the conductive line indicates that the IC die is cracked. A JTAG interface can be utilized to provide an indication of whether the die is cracked.
    Type: Grant
    Filed: May 19, 2005
    Date of Patent: January 19, 2010
    Assignee: Advanced Micro Devices, Inc.
    Inventors: Roy Mark Miller, Seth J. Prejean
  • Publication number: 20100001269
    Abstract: In embodiments of the current invention, methods of combinatorial processing and a test chip for use in these methods are described. These methods and test chips enable the efficient development of materials, processes, and process sequence integration schemes for semiconductor manufacturing processes. In general, the methods simplify the processing sequence of forming devices or partially formed devices on a test chip such that the devices can be tested immediately after formation. The immediate testing allows for the high throughput testing of varied materials, processes, or process sequences on the test chip. The test chip has multiple site isolated regions where each of the regions is varied from one another and the test chip is designed to enable high throughput testing of the different regions.
    Type: Application
    Filed: July 2, 2008
    Publication date: January 7, 2010
    Inventors: Gaurav Verma, Kurt Weiner, Prashant Phatak, Imran Hashim, Sandra Malhotra, Tony Chiang
  • Publication number: 20090317925
    Abstract: A technology for analyzing and evaluating of a change of impurity content distribution at the heat treatment of electrodeposited copper film. There is provided a method of evaluating a semiconductor device, comprising providing an electrodeposited copper film formed while causing the deposition current to transit between the first state of current density and the second state of current density so as to attain a desired impurity content distribution and carrying out analysis and evaluation of any impurity diffusion from a change of impurity content distribution in the electrodeposited copper film between before and after heat treatment.
    Type: Application
    Filed: August 27, 2009
    Publication date: December 24, 2009
    Applicant: FUJITSU MICROELECTRONICS LIMITED
    Inventors: Michie Sunayama, Noriyoshi Shimizu, Masaki Haneda
  • Publication number: 20090315151
    Abstract: The present invention discloses a new testing method of group III-nitride wafers. By utilizing the ammonothermal method, GaN or other Group III-nitride wafers can be obtained by slicing the bulk GaN ingots. Since these wafers originate from the same ingot, these wafers have similar properties/qualities. Therefore, properties of wafers sliced from an ingot can be estimated from measurement data obtained from selected number of wafers sliced from the same ingot or an ingot before slicing. These estimated properties can be used for product certificate of untested wafers. This scheme can reduce a significant amount of time, labor and cost related to quality control.
    Type: Application
    Filed: June 12, 2009
    Publication date: December 24, 2009
    Inventors: Tadao Hashimoto, Masanori Ikari, Edward Letts
  • Publication number: 20090302449
    Abstract: An apparatus and a method for packaging semiconductor devices. The apparatus is a three-dimensional electronic package comprising one or more electronic components, a plurality of electrical contact pads, and a plurality of electrically conductive three-dimensional plugs formed through an encapsulant. Specific ones of the plurality of electrical contact pads are electrically coupled to the one or more electronic components on an uppermost surface of the plurality of electrical contact pads. The encapsulant is formed over and covers the one or more electronic devices. The plurality of three-dimensional plugs have a first end extending from at least the uppermost portion of one or more of the plurality of electrical contact pads and a second end extending substantially to an uppermost surface of the encapsulant.
    Type: Application
    Filed: June 5, 2009
    Publication date: December 10, 2009
    Applicant: Atmel Corporation
    Inventor: Ken M. Lam
  • Publication number: 20090306805
    Abstract: A semiconductor device production control method includes monitoring, after a production process of a semiconductor device, a process result at a predetermined position of a pattern to which the process is applied, to obtain a deviation with respect to a predetermined target result, quantitatively obtaining a degree of influence on an operation of a semiconductor device from the deviation of the process result, and comparing the degree of influence that is quantitatively obtained with a predetermined allowable margin for operation specifications of the semiconductor device.
    Type: Application
    Filed: June 8, 2009
    Publication date: December 10, 2009
    Inventor: Suigen Kyoh
  • Patent number: 7629185
    Abstract: A semiconductor laser device manufacturing method includes, sequentially, a first aging step S1, a first inspection step S2, a mounting step S3, a second aging step S4 and a second inspection step S5. Since the first aging step S1 on a semiconductor laser chip with a high-temperature direct current conduction is performed before the mounting step S3, threshold current and drive current of the semiconductor laser chip before mounting can be reduced.
    Type: Grant
    Filed: November 8, 2005
    Date of Patent: December 8, 2009
    Assignee: Sharp Kabushiki Kaisha
    Inventors: Tadashi Takeoka, Takuroh Ishikura
  • Patent number: 7629609
    Abstract: The objective is to provide a random number generating device having a smaller circuit size and a smaller value of output bias. The random number generating device includes a pair of first and second current paths arranged in parallel with each other, and a pair of first and second fine particles, which can mutually exchange charges, and are located in the vicinity of the first and second current paths.
    Type: Grant
    Filed: June 20, 2008
    Date of Patent: December 8, 2009
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Tetsufumi Tanamoto, Shinobu Fujita
  • Publication number: 20090298206
    Abstract: Utilizing an appropriately configured laser interferometer, the warpage of a silicon chip can be easily monitored during the solder reflow attachment process in an effort to determine the amount of stress encountered by the chip. Warpage measurements can then be continuously monitored throughout the process and related data can be stored to easily suggest the level of warpage generated by various processing parameters. By dynamically monitoring warpage in conjunction with processing parameters, a correlation can be established between the various parameters chosen, and resulting warpage. Based upon this correlation, the evaluators can easily identify those parameters which produce minimum stress, thus avoiding potential for breakage and damage during reflow operations.
    Type: Application
    Filed: May 28, 2008
    Publication date: December 3, 2009
    Applicant: International Business Machines
    Inventors: Eric Duchesne, Julien Sylvestre
  • Patent number: 7625782
    Abstract: According to an embodiment of the invention, an array substrate includes a first test line, a second test line, a first source line group, a second source line group, a plurality of gate lines and a switching device. The first test line extends along a first direction. The second test line is substantially in parallel with the first test line. The first source line group that extends along a second direction that is substantially perpendicular to the first direction, and electrically connected to the first test line. The second source line group extends along the second direction and is electrically connected to the second test line. Each of the gate lines extends along the first direction. The switching device is formed on a region surrounded by the first source line, the second source line and the gate lines. Therefore, defects induced by static electricity generated during manufacturing process are reduced.
    Type: Grant
    Filed: August 23, 2005
    Date of Patent: December 1, 2009
    Assignee: Samsung Electronics Co., Ltd.
    Inventor: Dong-Gyu Kim
  • Patent number: 7622736
    Abstract: It is an object of the present invention to provide a volatile semiconductor device into which data can be additionally written and which is easy to manufacture, and a method for manufacturing the same. It is a feature of the present invention that a semiconductor device includes an element formation layer including a first transistor and a second transistor which are provided over a substrate; a memory element provided over the element formation layer; and a sensor portion provided above the memory element, wherein the memory element has a layered structure including a first conductive layer, and an organic compound layer, and a second conductive layer, the first conductive layer is electrically connected to the first transistor, and the sensor portion is electrically connected to the second transistor.
    Type: Grant
    Filed: December 1, 2005
    Date of Patent: November 24, 2009
    Assignee: Semiconductor Energy Laboratory Co., Ltd.
    Inventors: Yoshitaka Moriya, Hiroko Abe, Mikio Yukawa, Ryoji Nomura
  • Patent number: 7622309
    Abstract: A bump shear test is disclosed for evaluating the mechanical integrity of low-k interconnect stacks in an integrated circuit which includes a die test structure (11) having a stiff structural component (501, 502) positioned above and affixed to a conductive metal pad (103) formed in a last metal layer (104). The die test structure (11) may also include a dedicated support structure (41) below the conductive metal pad which includes a predetermined pattern of metal lines formed in the interconnect layers (18, 22, 26). After mounting the integrated circuit in a test device, a shear knife (601) is positioned for lateral movement to cause the shear knife to contact the stiff structural component (501). Any damage to the die test structure caused by the lateral movement of the shear knife may be assessed to evaluate the mechanical integrity of the interconnect stack.
    Type: Grant
    Filed: June 28, 2005
    Date of Patent: November 24, 2009
    Assignee: Freescale Semiconductor, Inc.
    Inventors: Peng Su, Scott K. Pozder, David G. Wontor, Jie-Hua Zhao
  • Publication number: 20090286334
    Abstract: A process is provided for treating a semiconductor wafer at a target wafer temperature. This process includes the following steps: a) determining the target wafer temperature of the semiconductor wafer during a given wafer treatment process step; b) providing a treatment chamber having at least one semiconductor wafer disposed therein; c) dispensing water vapor into the treatment chamber in an amount to provide the chamber with an atmospheric environment having a dew point sufficiently close to the target wafer temperature to provide a temperature regulating effect; and d) initiating the given wafer treatment process step when the atmospheric environment of the treatment chamber is at the dew point of step c).
    Type: Application
    Filed: May 6, 2009
    Publication date: November 19, 2009
    Applicant: FSI INTERNATIONAL, INC.
    Inventors: Kurt K. Christenson, David DeKraker
  • Patent number: 7618833
    Abstract: A method for pre-treating an epitaxial layer performed before evaluation of the epitaxial layer by making the epitaxial layer contact with a metal electrode by a capacitance-voltage measurement, the method comprising; applying carbon-bearing compound to a surface of the epitaxial layer; subsequently irradiating ultraviolet light to the surface of the epitaxial layer; and thereby forming an oxide film on the surface of the epitaxial layer.
    Type: Grant
    Filed: November 10, 2006
    Date of Patent: November 17, 2009
    Assignee: Sumco Corporation
    Inventors: Shinjirou Uchida, Sumio Miyazaki
  • Publication number: 20090280582
    Abstract: A method for manufacturing a MuGFET ESD protection device having a given layout by means of a given manufacturing process, the method comprising selecting multiple interdependent layout and process parameters of which a first set are fixed by said manufacturing process and a second set are variable, selecting multiple combinations of possible layout and process parameter values which meet predetermined ESD constraints; determining an optimum value for at least one other parameter in view of a predetermined design target apart from the predetermined ESD constraints; determining values for fin width (Wfin), gate length (LG) and number of fins (N) on the basis of the optimum value; and manufacturing said MuGFET ESD protection device using the given manufacturing and process values.
    Type: Application
    Filed: May 7, 2009
    Publication date: November 12, 2009
    Applicant: INTERUNIVERSITAIR MICROELEKTRONICA CENTRUM
    Inventors: Steven Thijs, Dimitri Linten, David Eric Tremouilles
  • Patent number: 7615780
    Abstract: Disclosed herein are biosensors and methods for making and using the same. In one embodiment, the sensor for detecting an analyte comprises: a substrate, recognition elements specific for the analyte, an excitation source, a detector, a chamber located between the substrate and the excitation source and between the substrate and the detector, and an emission filter. The recognition elements are tethered to the substrate such that the recognition elements can be exposed to a sample. The excitation source is capable of emitting a first light having a first light peak intensity at a first wavelength, wherein the first light can excite a luminophore to emit a second light when the recognition elements interact with the analyte. The detector is capable of detecting the second light emitted by the luminophore. The emission filter is capable of filtering in a band gap that includes the first light peak intensity.
    Type: Grant
    Filed: June 29, 2006
    Date of Patent: November 10, 2009
    Assignee: General Electric Company
    Inventors: Steven Alfred Tysoe, Eugene Barash, Andrew David Pris
  • Publication number: 20090275150
    Abstract: A film formation apparatus for a semiconductor process includes a source gas supply circuit to supply into a process container a source gas for depositing a thin film on target substrates, and a mixture gas supply circuit to supply into the process container a mixture gas containing a doping gas for doping the thin film with an impurity and a dilution gas for diluting the doping gas. The mixture gas supply circuit includes a gas mixture tank disposed outside the process container to mix the doping gas with the dilution gas to form the mixture gas, a mixture gas supply line to supply the mixture gas from the gas mixture tank into the process container, a doping gas supply circuit to supply the doping gas into the gas mixture tank, and a dilution gas supply circuit to supply the dilution gas into the gas mixture tank.
    Type: Application
    Filed: July 16, 2009
    Publication date: November 5, 2009
    Inventors: Kazuhide Hasebe, Pao-Hwa Chou, Chaeho Kim
  • Patent number: 7612370
    Abstract: An apparatus including an interface having a number of nanostructures is described. The apparatus comprises heat source, a thermal management device, and an interface disposed between the thermal management device and the heat source. The interface a substrate has a number of nanostructures to facilitate heat transfer and adhesion between the heat source and the thermal management device.
    Type: Grant
    Filed: December 31, 2003
    Date of Patent: November 3, 2009
    Assignee: Intel Corporation
    Inventors: Eric C. Hannah, Ralph M. Kling
  • Publication number: 20090261481
    Abstract: Provided are a wafer level package in which a communication line can be readily formed between an internal device and the outside of the package, and a method of fabricating the wafer level package. The wafer level package includes a first substrate having a cavity in which a first internal device is disposed, an Input/Output (I/O) pad formed on the first substrate and electrically connected with the first internal device, a second substrate disposed over the first substrate and from which a part corresponding to the I/O pad is removed, and a solder bonding the first and second substrates. According to the wafer level package and the method of fabricating the same, upper and lower substrates are sawed to different cutting widths, or a hole is formed in the upper substrate, such that a communication line of an internal device can be readily formed without a via process which penetrates a substrate.
    Type: Application
    Filed: September 11, 2008
    Publication date: October 22, 2009
    Applicant: ELECRTRONICS AND TELECOMMUNICATIONS RESEARCH INSTITUTE
    Inventors: Jong Tae MOON, Yong Sung Eom, Min Ji Lee, Hyun Kyu Yu
  • Publication number: 20090258445
    Abstract: A method for assessing metrology tool accuracy is described. Multi-variable regression is used to define the accuracy of a metrology tool such that the interaction between different measurement parameters is taken into account. A metrology tool under test (MTUT) and a reference metrology tool (RMT) are used to measure a set of test profiles. The MTUT measures the test profiles to generate a MTUT data set for a first measurement parameter. The RMT measures the test profiles to generate RMT data sets for the first measurement parameter, and at least a second measurement parameter. Multi-variable regression is then performed to generate a best-fit plane for the data sets. The coefficient of determination (R2 value) represents the accuracy index of the MTUT.
    Type: Application
    Filed: April 15, 2008
    Publication date: October 15, 2009
    Applicant: CHARTERED SEMICONDUCTOR MANUFACTURING, LTD.
    Inventors: Wen Zhan ZHOU, Zheng ZOU, Jasper GOH, Mei Sheng ZHOU
  • Publication number: 20090256149
    Abstract: A structure is disclosed for measuring body pinch resistance Rp of trench MOSFET arrays on a wafer. The trench MOSFET array has a common drain layer of first conductivity type and a 2D-trench MOSFET array atop the common drain layer. The 2D-trench MOSFET array has an interdigitated array of source-body columns and gate trench columns. Each source-body column has a bottom body region of second conductivity type with up-extending finger structures. Each source-body column has top source regions of first conductivity type bridging the finger structures. The structure includes: a) A source-body column wherein each finger structure of the bottom body region has a formed top contact electrode. b) Two gate trench columns flank the source-body column and both have a formed top common gate contact electrode. Upon connection of the structure to external voltage/current measurement devices, Rp can be measured while mimicking the parasitic effect of neighboring trench MOSFETs.
    Type: Application
    Filed: April 10, 2008
    Publication date: October 15, 2009
    Inventors: Moses Ho, Tiesheng Li, Il Kwan Lee
  • Publication number: 20090251166
    Abstract: A system for monitoring the connection on an integrated circuit ball grid array (BGA) comprises a connection indicator circuit coupled to at least one monitor pin of the BGA and configured to detect a pin connection failure of the BGA based on a signal change associated with the at least one monitor pin.
    Type: Application
    Filed: June 15, 2009
    Publication date: October 8, 2009
    Inventor: Jeffry S. SYLVESTER
  • Publication number: 20090243120
    Abstract: A semiconductor element is provided that includes a semiconductor substrate, a circuit element disposed on the substrate, and a through-hole formed in the substrate having a stripe-like concavo-convex structure on its sidewall with stripes formed in the direction of the thickness of the semiconductor substrate.
    Type: Application
    Filed: March 23, 2009
    Publication date: October 1, 2009
    Applicant: Panasonic Corporation
    Inventors: Takeshi KITA, Kazushi HIGASHI
  • Publication number: 20090243645
    Abstract: The present invention aims to increase the number of test elements of a TEG without increasing the area of each of slice areas. Test electrode pads are disposed in alignment in one row in each of areas separated from semiconductor chips provided over a semiconductor wafer. Test elements are formed corresponding to these test electrode pads and in areas lying directly therebelow. Electrode terminals of the test elements are electrically coupled to the test electrode pads adjacent to the corresponding electrode pads and the test electrode pads further adjacent thereto with being spaced one test electrode pad apart. Upon testing, probe pins are brought into contact with the odd-numbered test electrode pads to conduct testing. Next, the probe pins are brought into contact with the even-numbered test electrode pads while being shifted by one electrode pad pitch thereby to conduct testing.
    Type: Application
    Filed: March 13, 2009
    Publication date: October 1, 2009
    Inventor: Hiroki SHINKAWATA
  • Patent number: 7595205
    Abstract: A method for manufacturing semiconductor devices or other types of devices and/or entities. The method includes providing a process (e.g., etching, deposition, implantation) associated with a manufacture of a semiconductor device/ The method includes collecting a plurality information (e.g., data) having a non-monotonic trend of at least one parameter associated with the process over a determined period. The method includes processing the plurality of information having the non-monotonic trend. The method includes detecting an increasing or a decreasing trend from the processed plurality of information having the non-monotonic trend. The method includes performing an action based upon at least the detected increasing or decreasing trend.
    Type: Grant
    Filed: August 2, 2006
    Date of Patent: September 29, 2009
    Assignee: Semiconductor Manufacturing International (Shanghai) Corporation
    Inventors: Wei-Ting Kary Chien, Siyuan Frank Yang
  • Publication number: 20090236699
    Abstract: An integrated circuit and methods of forming and using the integrated circuit. The circuit includes: a radiation-emitting layer over a selected region of a top surface of an integrated circuit chip, the radiation emitting layer comprising a first polymer or resin and a first radioactive material, the region smaller than a whole of the top surface of the integrated circuit chip, the region including a circuit that is liable to temporary failure when struck by radiation generated by the first radioactive material.
    Type: Application
    Filed: March 20, 2008
    Publication date: September 24, 2009
    Inventors: Michael S. Gordon, Nancy C. LaBianca, Kenneth P. Rodbell
  • Patent number: 7592623
    Abstract: A semiconductor device includes a substrate, a semiconductor element formed on the substrate, and a wiring connection testing structure which is formed on the substrate and which includes an electron beam irradiation area where an electron beam is irradiated so that a wiring connection is tested. The wiring connection testing structure includes an insulation layer formed on the substrate, a plurality of first pattern wirings which are formed on the insulation layer in parallel and which include the electron beam irradiation area, a second pattern wiring formed between the first pattern wirings, a third pattern wiring which is formed on a lower layer of the second pattern wiring and which is connected to the second pattern wiring, and a fourth pattern wiring which is formed on an upper layer of the third pattern wiring, is connected to the third pattern wiring, and has the electron beam irradiation area.
    Type: Grant
    Filed: April 27, 2005
    Date of Patent: September 22, 2009
    Assignee: Fujitsu Microelectronics Limited
    Inventor: Yasuo Matsumiya
  • Publication number: 20090233383
    Abstract: It is intended to provide a plasma doping method and apparatus which are superior in the controllability of the concentration of an impurity that is introduced into a surface layer of a sample. A prescribed gas is introduced into a vacuum container 1 from a gas supply apparatus 2 while being exhausted by a turbomolecular pump 3 as an exhaust apparatus. The pressure in the vacuum container 1 is kept at a prescribed value by a pressure regulating valve 4. High-frequency electric power of 13.56 MHz is supplied from a high-frequency power source 5 to a coil 8 disposed close to a dielectric window 7 which is opposed to a sample electrode 6, whereby induction-coupled plasma is generated in the vacuum container 1. A high-frequency power source 10 for supplying high-frequency electric power to the sample electrode 6 is provided. Every time a prescribed number of samples have been processed, a dummy sample is subjected to plasma doping and then to heating.
    Type: Application
    Filed: February 14, 2006
    Publication date: September 17, 2009
    Inventors: Tomohiro Okumura, Yuichiro Sasaki, Katsumi Okashita, Hiroyuki Ito, Bunji Mizuno, Cheng-Guo Jin, Ichiro Nakayama
  • Patent number: 7588947
    Abstract: The method of evaluating a semiconductor device having plural semiconductor elements comprised of an insulating film and an electrode on a semiconductor substrate including, dividing the surface of the semiconductor substrate into plural measurement regions comprising plural semiconductor elements, and in each of the measurement regions, applying current to the semiconductor elements comprised in the measurement region to conduct detections of dielectric breakdown of the insulating film that occurs by the application of current, wherein the current application is conducted in such a manner that the level of current flowing through the measurement region is constant through the current application as well as identical in each of the measurement regions.
    Type: Grant
    Filed: November 28, 2006
    Date of Patent: September 15, 2009
    Assignee: Sumco Corporation
    Inventor: Toru Yamazaki
  • Patent number: 7588950
    Abstract: Disclosed is a test pattern for a reliability measurement of a copper interconnection line having a moisture window and a method for manufacturing the same. The method includes the steps of: a first inter-layer insulation layer formed on the substrate; a plurality of bottom copper interconnection lines buried in the first inter-layer insulation layer; a second inter-layer insulation layer on the plurality of bottom copper interconnection lines and the first inter-layer insulation layer; a plurality of top copper interconnection lines filled in the second inter-layer insulation layer and connected to the plurality of bottom copper interconnection lines through the plurality of via contacts; and a passivation layer covering the plurality of top copper interconnection lines and having a plurality of moisture windows in which moistures are flown during an electro migration (EM) test.
    Type: Grant
    Filed: June 30, 2004
    Date of Patent: September 15, 2009
    Assignee: MagnaChip Semiconductor, Ltd.
    Inventor: Sang-Young Kim
  • Publication number: 20090219969
    Abstract: The expansion amount of a substrate (106) is measured using a scope (115a, 115b) which observes the edge surface of the substrate (106). The temperature of the neutral plane of the substrate (106) is calculated using the expansion amount of the substrate (106). A heat flux in the substrate (106) is measured using a heat flux sensor (110). The temperature difference between the neutral surface and upper surface of the substrate (106) is calculated from the measured heat flux and the heat resistance of the substrate (106). The temperature of the surface of the substrate (106) is obtained using the temperature difference and the temperature of the neutral plane of the substrate.
    Type: Application
    Filed: March 3, 2009
    Publication date: September 3, 2009
    Applicant: CANON ANELVA CORPORATION
    Inventor: Takeshi Yamamoto
  • Publication number: 20090215201
    Abstract: A chuck for a plasma processor comprises a temperature-controlled base, a thermal insulator, a flat support, and a heater. The temperature-controlled base is controlled in operation a temperature below the desired temperature of a workpiece. The thermal insulator is disposed over at least a portion of the temperature-controlled base. The flat support holds a workpiece and is disposed over the thermal insulator. A heater is embedded within the flat support and/or mounted to an underside of the flat support. The heater includes a plurality of heating elements that heat a plurality of corresponding heating zones. The power supplied and/or temperature of each heating element is controlled independently. The heater and flat support have a combined temperature rate change of at least 1° C. per second.
    Type: Application
    Filed: May 6, 2009
    Publication date: August 27, 2009
    Inventors: Neil Benjamin, Robert Steger
  • Publication number: 20090215205
    Abstract: A shower head structure disposed in a device 2 for processing a semiconductor while supplying processing gas to a processing space S for storing a heated processed substrate W, comprising a shower head 12 having a plurality of gas injection holes 20B for supplying the processing gas and a light introducing rod 68 of a radiation thermometer 66 inserted into at least one of the gas injection holes 20B.
    Type: Application
    Filed: May 4, 2009
    Publication date: August 27, 2009
    Applicant: TOKYO ELECTRON LIMITED
    Inventors: Toshio TAKAGI, Takeshi SAKUMA, Yuji KATO, Kenji MATSUMOTO
  • Publication number: 20090212447
    Abstract: A mark structure includes on a substrate, at least four lines. The lines extend parallel to each other in a first direction and are arranged with a pitch between each pair of lines that is directed in a second direction perpendicular to the first direction. The pitch between each pair of selected lines differs from the pitch between each other pair of selected lines.
    Type: Application
    Filed: February 17, 2009
    Publication date: August 27, 2009
    Applicant: ASML Netherlands B.V.
    Inventor: Patrick WARNAAR
  • Publication number: 20090206472
    Abstract: A COF packaging structure includes a substrate, a first conductive foil, and a second conductive foil. The substrate has a first surface and a second surface opposite to the first surface. The first conductive foil is disposed on the first surface of the substrate and has a first designated pattern for bump bonding. The second conductive foil is disposed on the second surface of the substrate and has a second designated pattern, wherein the area of the second designated pattern is not smaller than the area of the first designated pattern.
    Type: Application
    Filed: March 28, 2008
    Publication date: August 20, 2009
    Inventors: Chiu-Shun Lin, Pai-Sheng Cheng
  • Publication number: 20090203156
    Abstract: Methods for measuring thickness of an epitaxial layer of a wafer. An example method applies photoresist over the epitaxial layer, and then portions of the photoresist within a sacrificial region of the wafer are removed. Next, the epitaxial layer is isotropically etched through the removed portions of the photoresist until a portion of the silicon handle layer is exposed. The remaining photoresist layer is removed. Then, the silicon handle layer is anisotropically etched to form a well. Profile information of the epitaxial layer and the etched handle layer generated. Next, the thickness of the epitaxial layer is determined based on the profile information. The acceptability of the epitaxial layer may be determined based on the determined thickness of the epitaxial layer. If the epi layer is acceptable, then the geometry of devices that are to be etched into the epitaxial layer are determined based on the determined thickness.
    Type: Application
    Filed: February 12, 2008
    Publication date: August 13, 2009
    Applicant: HONEYWELL INTERNATIONAL INC.
    Inventor: John S. Starzynski
  • Publication number: 20090197358
    Abstract: An evaluation area of an evaluation object wafer is concentrically divided in a radial direction, an upper limit value to the number of COPs is set in each divided evaluation segment, and an acceptance determination of the single-crystal silicon wafer is made using the upper limit value as a criterion. Thereby, a quantitative and objective COP evaluation can be made, and a proper determination is made based on a clear criterion. The evaluation method of the present invention can sufficiently deal with automation of the COP evaluation (inspection) and the higher-quality wafer in the near future, and the evaluation method can be widely applied to production of the single-crystal silicon wafer and production of a semiconductor device.
    Type: Application
    Filed: May 22, 2007
    Publication date: August 6, 2009
    Inventor: Shuichi Inami
  • Publication number: 20090194154
    Abstract: An object is to reduce the breakage of appearance such as a crack, a split and a chip by external stress of a semiconductor device. Another object is that manufacturing yield of a thin semiconductor device increases. The semiconductor device includes a plurality of semiconductor integrated circuits mounted on the interposer. Each of the plurality of semiconductor integrated circuits includes a light transmitting substrate which have a step on the side surface and in which the width of one section of the light transmitting substrate is narrower than that of the other section of the light transmitting substrate when the light transmitting substrate is divided at a plane including the step, a semiconductor element layer including a photoelectric conversion element provided on one surface of the light transmitting substrate, and a chromatic color light transmitting resin layer which covers the other surface of the light transmitting substrate and a part of the side surface.
    Type: Application
    Filed: January 23, 2009
    Publication date: August 6, 2009
    Applicant: SEMICONDUCTOR ENERGY LABORATORY CO., LTD.
    Inventors: Hidekazu TAKAHASHI, Yohei MONMA, Daiki YAMADA, Takahiro IGUCHI, Kazuo NISHI
  • Publication number: 20090197356
    Abstract: We have discovered a method of using the vacuum chuck/heater upon which a substrate wafer is positioned to determine whether the wafer is properly placed on the vacuum chuck. The method employs measurement of a rate of increase in pressure in a confined space beneath the substrate. Because the substrate is not hermetically sealed to the upper surface of the vacuum chuck/heater apparatus, pressure from the processing chamber above the substrate surface tends to leak around the edges of the substrate and into the space beneath the substrate which is at a lower pressure. A pressure sensing device, such as a pressure transducer is in communication with a confined volume present beneath the substrate. The rate of pressure increase in the confined volume is measured. If the substrate is well positioned on the vacuum chuck/heater apparatus, the rate of pressure increase in the confined volume beneath the substrate is slow.
    Type: Application
    Filed: March 27, 2009
    Publication date: August 6, 2009
    Inventors: Won B. Bang, Yen-Kun Victor Wang