Electrically Programmable (eprom), I.e., Floating Gate Memory Structures (epo) Patents (Class 257/E21.68)
  • Publication number: 20080081416
    Abstract: The present disclosure relates to methods of forming a flash memory device. A plurality of cells, a plurality of select transistors, and a transistor are formed over a semiconductor substrate including a cell region and a peripheral region. An insulating layer is formed on the entire surface. Metal contact holes are etched and filled with a metal contact layer. Drain contact holes are also etched and filled with a drain contact layer. The order of the metal contact layer formation and drain contact layer formation can be reversed. A single chemical mechanical polishing step is performed to remove the top portions of the metal and drain contact layers, thereby exposing the top surface of the interlayer insulating layer and simultaneously forming both the metal and drain contacts.
    Type: Application
    Filed: June 29, 2007
    Publication date: April 3, 2008
    Applicant: HYNIX SEMICONDUCTOR INC.
    Inventor: Byung Soo Park
  • Patent number: 7351629
    Abstract: A non-volatile memory device comprises an active region disposed in a predetermined region of a semiconductor substrate, a selection gate electrode crossing over the active region, and a floating gate electrode disposed on the active region parallel to the selection gate electrode and spaced apart from the selection gate electrode. The non-volatile memory device further comprises a tunnel insulating layer intervening between the active region and each of the selection gate electrode and the floating gate electrode, a separation insulating pattern intervening between the selection gate electrode and the floating gate electrode, an erasing gate electrode disposed over the floating gate electrode and crossing over the active region parallel to the selection gate electrode, and an erasing gate insulating layer intervening between the erasing gate electrode and the floating gate electrode. The selection gate electrode is formed without a photoresist pattern.
    Type: Grant
    Filed: December 15, 2004
    Date of Patent: April 1, 2008
    Assignee: Samsung Electronics Co, Ltd.
    Inventors: Yong-Suk Choi, Og-Hyun Lee
  • Patent number: 7352035
    Abstract: A flash memory device includes a cell string having a plurality of cell transistors connected in series, and a string selection transistor and a ground selection transistor connected to both ends of the cell string, respectively, wherein the cell transistor has a channel impurity concentration higher than a channel impurity concentration of at least one of the string selection transistor and the ground selection transistor.
    Type: Grant
    Filed: January 31, 2007
    Date of Patent: April 1, 2008
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jai-Hyuk Song, Jeong-Hyuk Choi, Ok-Cheon Hong
  • Patent number: 7348237
    Abstract: Structures and methods for NOR flash memory cells, arrays and systems are provided. The NOR flash memory cell includes a vertical floating gate transistor extending outwardly from a substrate. The floating gate transistor having a first source/drain region, a second source/drain region, a channel region between the first and the second source/drain regions, a floating gate separated from the channel region by a gate insulator, and a control gate separated from the floating gate by a gate dielectric. A sourceline is formed in a trench adjacent to the vertical floating gate transistor and coupled to the first source/drain region. A transmission line coupled to the second source/drain region. And, a wordline is coupled to the control gate perpendicular to the sourceline.
    Type: Grant
    Filed: December 6, 2004
    Date of Patent: March 25, 2008
    Assignee: Micron Technology, Inc.
    Inventor: Leonard Forbes
  • Patent number: 7348236
    Abstract: Apparatus and methods are provided. Floating-gate memory cells and select gates of NAND memory arrays are formed concurrently by anisotropically removing portions of a second conductive layer disposed on a first conductive layer such that remaining portions of the second conductive layer self align with and are disposed on sidewalls of the first conductive layer. The first conductive layer is disposed on a first dielectric layer that is disposed on a substrate. A second dielectric layer is formed overlying the first conductive layer and the remaining portions of the second conductive layer. A third conductive layer is formed on the second dielectric layer. A fourth conductive layer is formed on the third conductive layer. For the select gate, the fourth conductive layer also passes through the third conductive layer and the second dielectric layer to electrically connect the conductive layers.
    Type: Grant
    Filed: June 28, 2004
    Date of Patent: March 25, 2008
    Assignee: Micron Technology, Inc.
    Inventors: Todd R. Abbott, Michael Violette
  • Patent number: 7348241
    Abstract: Provided are a cell structure of an EPROM device and a method for fabricating the same. The cell structure includes a gate stack, which includes a first floating gate, an insulating pattern including a nitride layer, and a control gate that are sequentially stacked on a semiconductor substrate, and includes a window for exposing the top surface or both sidewalls of the first floating gate on both sides of the control gate, so that charges of the first floating gate can be erased by ultraviolet rays. The cell structure further includes a floating gate transistor, which includes a gate insulating layer formed on the semiconductor substrate, a second floating gate that is formed on the gate insulating layer and is connected to the first floating gate in the gate stack, and a source/drain that is formed in the semiconductor substrate so as to be aligned to the second floating gate. In the cell structure, the window is formed on the top surface or both sidewalls of the first floating gate of the gate stack.
    Type: Grant
    Filed: March 20, 2006
    Date of Patent: March 25, 2008
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Joon-hyung Lee, Byung-sun Kim, Tae-jung Lee
  • Patent number: 7341913
    Abstract: The invention is directed to a method for manufacturing a non-volatile memory. The method comprises steps of forming a mask layer on a substrate. An isolation structure is formed in the mask layer and the substrate, wherein the top surface of the isolation structure is lower than that of the mask layer and the isolation structure and the mask layer together form a recession. A spacer is formed at the sidewall of the recession and the recession is filled with an insulating layer. The mask layer and the spacer are removed and a tunneling dielectric layer is formed over the substrate. A first conductive layer is formed to fill the first opening and the isolating layer is removed to form a second opening. A gate dielectric layer and a second conductive layer are formed over the substrate sequentially. The second conductive layer and the first conductive layer are patterned.
    Type: Grant
    Filed: March 10, 2006
    Date of Patent: March 11, 2008
    Assignee: Powerchip Semiconductor Corp.
    Inventor: Zi-Song Wang
  • Patent number: 7341911
    Abstract: A block alterable memory cell has a select control gate extending from a floating gate region to a drain region. The block alterable memory cell comprises a substrate layer that further includes a source implant region, a floating gate transistor region, and a drain implant region. A tunnel oxide layer overlies the substrate layer and is deposited to a thickness of approximately 70 angstroms. A first oxide layer overlies the tunnel oxide layer, with an inter poly layer overlying the first oxide layer, and a second poly layer extending over the floating gate transistor region to an edge of the drain implant region.
    Type: Grant
    Filed: May 11, 2005
    Date of Patent: March 11, 2008
    Assignee: Atmel Corporation
    Inventor: Bohumil Lojek
  • Patent number: 7338859
    Abstract: A non-volatile memory cell having a floating gate and a method of forming the same. The non-volatile memory cell includes a device isolation layer that is formed in a semiconductor substrate and defines an active region. A floating gate is disposed over the active region and is comprised of a plurality of first conductive patterns and a plurality of second conductive patterns that are alternately stacked. A first insulation layer is disposed between the floating gate and the active region. One of the first conductive pattern and the second conductive pattern protrudes to form concave and convex sidewalls of the floating gate. Therefore, a surface area of the floating gate increases, thereby raising coupling ratio between the floating gate and the control gate electrode. As a result, an operating voltage of the non-volatile memory cell can be reduced.
    Type: Grant
    Filed: July 18, 2005
    Date of Patent: March 4, 2008
    Assignee: Samsung Electronics Co., Ltd
    Inventor: Sung-Chul Park
  • Patent number: 7329577
    Abstract: In a method of manufacturing a nonvolatile semiconductor storage device, an element isolation region is formed in a semiconductor substrate, a tunnel oxide film and a polysilicon layer are successively formed on the semiconductor substrate, and nitrogen ions are thereafter implanted into the front surface of the polysilicon layer so as to stay in the front surface only. The polysilicon layer is patterned to form a floating gate, which is then thermally oxidized to form an inter-gate insulating film. Since thermal oxidation is suppressed by nitrogen ions, the inter-gate insulating film is thicker at the side surfaces of the floating gate than at the front surface. The inter-gate insulating film at the edge of the floating gate can be formed as designed, so that the storage device is free from bad influence during electrical programming and erasing, and can retain charge longer.
    Type: Grant
    Filed: January 22, 2004
    Date of Patent: February 12, 2008
    Assignee: Oki Electric Industry Co., Ltd.
    Inventor: Hiroyuki Fukunaga
  • Patent number: 7323741
    Abstract: A low cost semiconductor nonvolatile memory device capable of high speed programming, using an inversion layer as the wiring, and a manufacturing method for that device. The semiconductor memory device includes an auxiliary electrode at a position between and in parallel with the source and drain regions and with no position overlap versus the source region and the drain region formed mutually in parallel; wherein the auxiliary electrode for hot electron source injection is utilized as the auxiliary electrode for programming (writing); and an inversion layer formed below the auxiliary electrode is utilized as the source region or as the drain region during the read operation.
    Type: Grant
    Filed: November 30, 2004
    Date of Patent: January 29, 2008
    Assignee: Renesas Technology Corp.
    Inventors: Kazuo Otsuga, Hideaki Kurata, Yoshitaka Sasago
  • Patent number: 7319058
    Abstract: A fabrication method for a non-volatile memory is provided. To fabricate the non-volatile memory, a plurality of first trenches and second trenches are formed in a substrate, wherein the second trenches are disposed above the first trenches and cross over the first trenches. Then, a tunneling layer and a charge storage layer are sequentially formed on both sidewalls of each second trench. An isolation layer is filled into the first trench. Furthermore, a charge barrier layer is formed on the sidewall of the second trench, and a gate dielectric layer is formed at the bottom of the second trench. A control gate layer is filled into the second trench. Finally, two first doping regions are formed in the substrate at both sides of the control gate layer.
    Type: Grant
    Filed: August 15, 2005
    Date of Patent: January 15, 2008
    Assignee: ProMOS Technologies Inc.
    Inventor: Ting-Sing Wang
  • Patent number: 7314796
    Abstract: The present invention is directed to forming memory wordlines having a relatively lower sheet resistance. In one embodiment, a control-gate poly layer including a first and a second poly-Si portion is deposited. a The first poly-Si portion is deposited on a semiconductor substrate using a first precursor gas flow rate. A The second poly-Si portion is deposited on the first poly-Si portion using a second precursor gas flow rate, where the second precursor flow rate higher than the first precursor gas flow rate. A tungsten silicide layer is then deposited. A wordline is formed from a stacked film of the control-gate poly layer and tungsten silicide layer. The control-gate poly layer and tungsten silicide layer are then patterned to form a gate electrode, and a implantation process is made, after or before, forming the tungsten silicide layer.
    Type: Grant
    Filed: December 17, 2004
    Date of Patent: January 1, 2008
    Assignee: Macronix International Co., Ltd.
    Inventors: Hung-Wei Liu, Hsueh-Hao Shih, Szu-Yu Wang
  • Patent number: 7312490
    Abstract: Method and apparatus are described for a memory cell includes a substrate, a body extending vertically from the substrate, a first gate having a vertical member and a horizontal member and a second gate comprising a vertical member and a horizontal member. The first gate is disposed laterally from the body and the second gate is disposed laterally from the first gate. The horizontal member of the first gate overlaps the horizontal member of the second gate.
    Type: Grant
    Filed: March 31, 2005
    Date of Patent: December 25, 2007
    Assignee: Intel Corporation
    Inventors: Jun-Fei Zheng, Pranav Kalavade
  • Patent number: 7306992
    Abstract: A flash memory device includes control gates that are formed to completely surround the top and sides of floating gates. The control gates are located between the floating gates that are adjacent in the word line direction as well as the floating gates that are adjacent in the bit line direction. The present flash memory device reduces a shift in a threshold voltage resulting from interference among floating gates and increases an overlapping area of the floating gate and the control gates. Thus, there is an effect in that the coupling ratio can be increased.
    Type: Grant
    Filed: June 21, 2005
    Date of Patent: December 11, 2007
    Assignee: Hynix Semiconductor Inc.
    Inventor: Ki Seog Kim
  • Patent number: 7303957
    Abstract: A method of fabricating a flash memory device using a process for forming a self-aligned floating gate is provided. The method comprises forming mask patterns on a substrate, etching the substrate using the mask patterns as an etch mask to form a plurality of trenches, and filling the trenches with a first insulating layer, wherein sidewalls of the mask patterns remain exposed after filling the trenches with the first insulating layer. The method further comprises forming spacers on the exposed sidewalls of the mask patterns, filling upper insulating spaces with a second insulating layer thereby defining isolation layers, and removing the mask patterns and the spacers.
    Type: Grant
    Filed: September 8, 2006
    Date of Patent: December 4, 2007
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Kyeong-koo Chi, Seung-pil Chung, Chang-jin Kang, Jai-hyuk Song
  • Patent number: 7303958
    Abstract: Disclosed herein is a semiconductor device and method of manufacturing the same. A step between a memory cell formed in a cell region and a transistor formed in a peripheral circuit region is minimized, and the height of a gate in the memory cell is minimized. Accordingly, subsequent processes are facilitated and the electrical property of the device is thus improved.
    Type: Grant
    Filed: March 26, 2007
    Date of Patent: December 4, 2007
    Assignee: Hynix Semiconductor Inc.
    Inventor: Cheol Mo Jeong
  • Patent number: 7297599
    Abstract: A method of fabricating a semiconductor device includes forming on a semiconductor substrate a gate electrode with a gate insulating film being interposed between the substrate and the electrode, forming an insulating film for element isolation protruding from a surface of the semiconductor substrate, forming an oxide film on the surface of the semiconductor substrate with the gate electrode and the element isolation insulating film having been formed, removing the oxide film in a region in which a self-aligned contact hole is to be formed while using a resist pattern for removing the oxide film formed in a region in which the self-aligned contact hole is formed, and etching a part of the element isolation insulating film protruding from the surface of the semiconductor substrate so that said part is substantially on a level with the surface of the semiconductor substrate, while using the resist pattern for removing the oxide film formed in the region in which the self-aligned contact hole is formed.
    Type: Grant
    Filed: September 7, 2005
    Date of Patent: November 20, 2007
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Norio Ohtani, Hirohisa Iizuka, Hiroaki Hazama, Kazuhito Narita, Eiji Kamiya
  • Patent number: 7297634
    Abstract: Method and apparatus on charges injection using piezo-ballistic-charges injection mechanism are provided for semiconductor device and nonvolatile memory device. The device comprises a strain source, an injection filter, a first conductive region, a second conductive region, and a charge collecting region. The strain source permits piezo-effect in ballistic charges transport to enable the piezo-ballistic-charges injection mechanism in device operations. The injection filter permits transporting of charge carriers of one polarity type from the first conductive region, through the filter, and through the second conductive region to the charge collecting region while blocking the transport of charge carriers of an opposite polarity from the second conductive region to the first conductive region.
    Type: Grant
    Filed: February 9, 2005
    Date of Patent: November 20, 2007
    Assignee: Marvell World Trade Ltd.
    Inventor: Chih-Hsin Wang
  • Patent number: 7279384
    Abstract: A semiconductor memory has plural cell transistors that are arranged in a matrix. The cell transistor comprises a P type silicon substrate, a control gate CG and a pair of electrically isolated floating gates. Plural projections are formed in the silicon substrate, and a pair of N type diffusion regions as the source and the drain is formed in both sides of the projection. The control gate extending in the row direction faces the projection and the floating gate FG1, FG2 via an insulation layer. The width W1 of the floating gate FG1, FG2 in the column direction is larger than the width W2 of the control gate CG, so the floating gate FG1, FG2 and the control gate CG can be manufactured without the self-align process.
    Type: Grant
    Filed: November 22, 2005
    Date of Patent: October 9, 2007
    Assignee: Innotech Corporation
    Inventor: Takashi Miida
  • Patent number: 7276413
    Abstract: An NROM flash memory cell is implemented in an ultra-thin silicon-on-insulator structure. In a planar device, the channel between the source/drain areas is normally fully depleted. An oxide layer provides an insulation layer between the source/drain areas and the gate insulator layer on top. A control gate is formed on top of the gate insulator layer. In a vertical device, an oxide pillar extends from the substrate with a source/drain area on either side of the pillar side. Epitaxial regrowth is used to form ultra-thin silicon body regions along the sidewalls of the oxide pillar. Second source/drain areas are formed on top of this structure. The gate insulator and control gate are formed on top.
    Type: Grant
    Filed: August 25, 2005
    Date of Patent: October 2, 2007
    Assignee: Micron Technology, Inc.
    Inventor: Leonard Forbes
  • Patent number: 7276762
    Abstract: An NROM flash memory cell is implemented in an ultra-thin silicon-on-insulator structure. In a planar device, the channel between the source/drain areas is normally fully depleted. An oxide layer provides an insulation layer between the source/drain areas and the gate insulator layer on top. A control gate is formed on top of the gate insulator layer. In a vertical device, an oxide pillar extends from the substrate with a source/drain area on either side of the pillar side. Epitaxial regrowth is used to form ultra-thin silicon body regions along the sidewalls of the oxide pillar. Second source/drain areas are formed on top of this structure. The gate insulator and control gate are formed on top.
    Type: Grant
    Filed: August 25, 2005
    Date of Patent: October 2, 2007
    Assignee: Micron Technology, Inc.
    Inventor: Leonard Forbes
  • Patent number: 7274066
    Abstract: There are provided highly integrated semiconductor memory devices being suitable for storing two bits of data in one unit cell, and methods of fabricating the same. The unit cell of the semiconductor memory device includes a semiconductor substrate and source and drain regions formed in the semiconductor substrate and spaced from each other. First and second data lines are formed to run across over a channel region between the source and drain regions and to be disposed adjacent to the source and drain regions respectively. A first MTJ barrier layer pattern is disposed between the first data line and the channel region. A second MTJ barrier layer pattern is disposed between the second data line and the channel region. A first floated storage node is disposed between the first MTJ barrier layer pattern and the channel region. A second floated storage node is disposed between the second MTJ barrier layer pattern and the channel region.
    Type: Grant
    Filed: September 22, 2005
    Date of Patent: September 25, 2007
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Zong-Liang Huo, Seung-Jae Baik, In-Seok Yeo
  • Patent number: 7274065
    Abstract: A NAND memory device has a source line connected to two or more columns of serially-connected floating-gate transistors. The source line includes a first conductive layer formed on a substrate and coupled to source select gates associated with the two or more columns of serially-connected floating-gate transistors. The source line also includes a second conductive layer formed on the first conductive layer, where the second layer has a greater electrical conductivity than the first conductive layer.
    Type: Grant
    Filed: August 23, 2005
    Date of Patent: September 25, 2007
    Assignee: Micron Technology, Inc.
    Inventors: Mark A. Helm, Roger W. Lindsay
  • Patent number: 7271080
    Abstract: Electrically erasable programmable read only memory (EEPROM) cells and methods of fabricating the same are provided. An EEPROM cell includes an isolation layer formed at a semiconductor substrate to define an active region. A source region, a buried N+ region and a drain region are serially disposed at the active region. A memory gate is disposed to cross-over the buried N+ region. A first channel region is formed between the source region and the buried N+ region. A tunnel region is located between the buried N+ region and the memory gate and self-aligned with the buried N+ region.
    Type: Grant
    Filed: January 10, 2006
    Date of Patent: September 18, 2007
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Young-Ho Kim, Ho-Bong Shin
  • Patent number: 7268385
    Abstract: A semiconductor memory device comprises diffusion regions, a floating gate, a third diffusion region, a selection gate electrode, and a control gate electrode that three-dimensionally crosses the selection gate electrode and extends in a direction orthogonal to the selection gate electrode are included. A channel formed immediately below the selection gate and which constitutes a passage connecting the two diffusion regions has a shape in a top view, including a first path extending in one direction, from one diffusion region, and a second path extending from the end of the first path to the other diffusion region in a direction orthogonal to a first direction.
    Type: Grant
    Filed: July 16, 2004
    Date of Patent: September 11, 2007
    Assignee: NEC Electronics Corporation
    Inventors: Teiichirou Nishizaka, Kohji Kanamori
  • Patent number: 7265411
    Abstract: In one embodiment, a semiconductor device comprises an insulated floating gate disposed on a semiconductor substrate, an insulated program gate formed at least on a side surface of the floating gate, and an insulated erase gate disposed adjacent the floating gate.
    Type: Grant
    Filed: June 29, 2005
    Date of Patent: September 4, 2007
    Assignee: Samsung Electronics Co., Ltd.
    Inventor: Sung-Taeg Kang
  • Patent number: 7256091
    Abstract: In a method of manufacturing a semiconductor device, an isolation pattern is formed on a substrate. The isolation pattern includes an opening that exposes a portion of the substrate. A preliminary polysilicon layer is formed on the substrate and the isolation pattern to partially fill up the opening. A sacrificial layer is formed on the preliminary polysilicon layer. The sacrificial layer is partially etched to expose a portion of the preliminary polysilicon layer formed on a shoulder portion of the isolation pattern. A first polysilicon layer is formed by etching the exposed portion of the preliminary polysilicon layer to enlarge an upper width of the opening. After the etched sacrificial layer is removed, a second polysilicon layer is formed on the first polysilicon layer to fill up the enlarged opening.
    Type: Grant
    Filed: June 9, 2005
    Date of Patent: August 14, 2007
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Taek-Jung Kim, Min Kim
  • Patent number: 7253056
    Abstract: An active region and a trench region are formed on a semiconductor substrate. The trench region is filled with a dielectric material to form an isolation layer. Oxide and polysilicon layers are formed on the semiconductor substrate. A second polysilicon layer, a second oxide layer, and a first polysilicon layer are patterned to form a plurality of gate lines. Deep ion implantation in a deep portion of the active region is performed using a self-aligned source mask. The active region and the trench region are exposed through the self-aligned source mask by etching the isolation layer between the plurality of gate lines using the self-aligned source mask to form a common source region. Ions are implanted in the common source region using the self-aligned source mask.
    Type: Grant
    Filed: December 23, 2005
    Date of Patent: August 7, 2007
    Assignee: Dongbu Electronics Co., Ltd.
    Inventors: Jum Soo Kim, Ji Hyung Yune
  • Patent number: 7238575
    Abstract: In a nonvolatile memory, the select gates (144S) are formed from one conductive layer (e.g. polysilicon or polyside), and the wordlines (144) interconnecting the select gates are made from a different conductive layer (e.g. metal). The wordlines overlie an interlevel dielectric (310) formed over control gates (134). The dielectric thickness can be controlled to reduce the capacitance between the wordlines and the control gates. In some embodiments, the floating gates (120) are fabricated in a self-aligned manner using an isotropic etch of the floating gate layer.
    Type: Grant
    Filed: March 10, 2004
    Date of Patent: July 3, 2007
    Assignee: ProMOS Technologies, Inc.
    Inventor: Yi Ding
  • Patent number: 7238982
    Abstract: A split gate type flash memory device and a method of manufacturing the split gate type flash memory device are disclosed. The split gate type flash memory device includes a silicon epitaxial layer formed in an active region of a bulk silicon substrate and a disturbance-preventing insulating film formed in the bulk silicon substrate between a source region and a drain region of the device. According to selected embodiments of the invention, the disturbance-preventing insulating film is formed using a Shallow Trench Isolation (STI) forming process.
    Type: Grant
    Filed: June 16, 2005
    Date of Patent: July 3, 2007
    Assignee: Samsung Electronics Co., Ltd.
    Inventor: Jin-kuk Chung
  • Patent number: 7226828
    Abstract: A new method to form a floating gate isolation test structure in the manufacture of a memory device is achieved. The method comprises providing a substrate. A gate oxide layer is formed overlying the substrate. A floating gate conductor layer is deposited overlying the gate oxide layer. The floating gate conductor layer is patterned to expose the substrate for planned source regions. Ions are implanted into the exposed substrate to form the source regions. Contacting structures are formed to the source regions. Contacting structures are formed to the floating gate conductor layer.
    Type: Grant
    Filed: April 27, 2004
    Date of Patent: June 5, 2007
    Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
    Inventors: Chang-Jen Hsieh, Hung-Cheng Sung, Te-Hsun Hsu
  • Patent number: 7211857
    Abstract: A non-volatile semiconductor memory device includes a semiconductor substrate, an insulating film formed on the semiconductor substrate, a plurality of memory cells formed on the semiconductor substrate, a plurality of first assist gates extending toward the memory cell, a connection portion connecting end portions of the first assist gates, a second assist gate extending toward the memory cell, a first select transistor controlling whether to apply a voltage to an area under the first assist gate, a second select transistor controlling whether to apply a voltage to an area under the second assist gate, and an impurity region. The insulating film formed under an intersection area of the connection portion and the impurity region has a thickness larger than the insulating film formed under the first and second assist gates. A non-volatile semiconductor memory device capable of ensuring a writing speed as well as reliability can thus be obtained.
    Type: Grant
    Filed: October 25, 2005
    Date of Patent: May 1, 2007
    Assignee: Renesas Technology Corp.
    Inventors: Yoshihiro Ikeda, Hiroshi Ishida
  • Patent number: 7208371
    Abstract: A method of fabricating a split gate flash memory device by which stringer generation is prevented. The method includes forming a dielectric layer on an active area of a semiconductor substrate, forming a first gate covered with a cap layer on the dielectric layer, and forming an insulating layer on a sidewall of the first gate. The method also includes forming a dummy spacer over the sidewall of the first gate, the first gate including the cap layer and the insulating layer, and removing the dielectric layer failing to be covered with the dummy spacer and the dummy spacer to form an exposed portion of the substrate. The method further includes forming a gate insulating layer on the exposed portion of the substrate, and forming a second gate overlapping one side of the first gate, wherein a split gate is configured with the first and second gates.
    Type: Grant
    Filed: December 30, 2004
    Date of Patent: April 24, 2007
    Assignee: Dongbu Electronics Co., Ltd.
    Inventor: Jin Hyo Jung
  • Patent number: 7193264
    Abstract: A floating gate MOS transistor comprises one or more control gates, an active channel, and at least one floating gate disposed between the control gate(s) and the active channel. First and second non-linear resistances couple the floating gate to first and second control voltage sources respectively, the non-linear resistances forming a voltage divider network which sets the operating voltage of the floating gate.
    Type: Grant
    Filed: October 28, 2003
    Date of Patent: March 20, 2007
    Assignee: Toumaz Technology Limited
    Inventor: Tor Sverre Lande
  • Patent number: 7192829
    Abstract: Floating gate transistors and methods of forming the same are described. In one implementation, a floating gate is formed over a substrate. The floating gate has an inner first portion and an outer second portion. Conductivity enhancing impurity is provided in the inner first portion to a greater concentration than conductivity enhancing impurity in the outer second portion. In another implementation, the floating gate is formed from a first layer of conductively doped semiconductive material and a second layer of substantially undoped semiconductive material. In another implementation, the floating gate is formed from a first material having a first average grain size and a second material having a second average grain size which is larger than the first average grain size.
    Type: Grant
    Filed: July 17, 1998
    Date of Patent: March 20, 2007
    Assignee: Micron Technology, Inc.
    Inventors: J. Dennis Keller, Roger R. Lee
  • Patent number: 7183174
    Abstract: A flash memory device and method of manufacturing the same. The flash memory device includes a semiconductor substrate in which a first region where a cell region is formed, a second region where a peripheral region is formed, and a third region formed in the peripheral region at the boundary portion of the cell region and the peripheral region. The device also includes a triple well region formed in the first region and a predetermined region of the third region, an isolation film formed in the first region and having a first depth, an isolation film formed in the second region and having a second depth, which is deeper than the first depth of the isolation film, and a gate oxide film for low voltage and a floating gate, which are stacked on a predetermined region of the first region, a gate oxide film and a gate, which are stacked on a predetermined region of the second region.
    Type: Grant
    Filed: June 30, 2005
    Date of Patent: February 27, 2007
    Assignee: Hynix Semiconductor Inc.
    Inventor: Sung Kee Park
  • Patent number: 7176516
    Abstract: A new structure is disclosed for semiconductor devices with which contact regions are self-aligned to conductive lines. Openings to a gate oxide layer, in partially fabricated devices on a silicon substrate, having insulating sidewalls. First polysilicon lines disposed against the insulating sidewalls extend from below the top of the openings to the gate oxide layer. Oxide layers are grown over the top and exposed sides of the first polysilicon lines serving to insulate the first polysilicon lines. Polysilicon contact regions are disposed directly over and connect to silicon substrate regions through openings in the gate oxide layer and fill the available volume of the openings. Second polysilicon lines connect to the contact regions and are disposed over the oxide layers grown on the first polysilicon lines.
    Type: Grant
    Filed: October 12, 2004
    Date of Patent: February 13, 2007
    Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
    Inventor: Chia-Ta Hsieh
  • Patent number: 7176083
    Abstract: An embedded flash cell structure comprising a structure, a first floating gate having an exposed side wall over the structure, a second floating gate having an exposed side wall over the structure and spaced apart from the first floating gate, a first pair of spacers over the respective first floating gate and the second floating gate, a second pair of spacers at least over the respective exposed side walls of the first and second floating gates, a source area in the structure between the second pair of spacers, a plug over the source implant, and first and second control gates outboard of the first pair of spacers and exposing outboard portions of the structure and respective drain areas in the exposed outboard portions of the structure is provided. A method of forming the embedded flash cell structure is also provided.
    Type: Grant
    Filed: June 17, 2004
    Date of Patent: February 13, 2007
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Der-Shin Shyu, Hung-Cheng Sung, Chen-Ming Huang
  • Patent number: 7172937
    Abstract: The present invention relates to a method of manufacturing a non-volatile memory cell. The method comprises forming an ONO stack and a mask formed on the ONO stack, providing a first etching process to form a first spacer surrounding the mask, removing portions of the first spacer and the ONO stack that are not covered by the first spacer and the ONO stack, forming an electrical connection layer between the masks, forming a second spacer surrounding the mask, removing the second spacer to form a gate and removing the mask and the ONO stack which is under the mask.
    Type: Grant
    Filed: April 21, 2005
    Date of Patent: February 6, 2007
    Assignee: United Microelectronics Corp.
    Inventor: Chungchin Shih
  • Patent number: 7172939
    Abstract: An MONOS integrated circuit device. The device has a semiconductor substrate comprising a silicon bearing material and a shallow trench isolation region formed within the substrate. A P-type well region is formed within the substrate and adjacent to the shallow trench isolation region. The first word gate comprising a first edge and a second edge. The first word gate comprises a first control gate coupled to the first edge and a second control gate coupled to the second edge. Preferably, the second word gate comprises a first edge and a second edge. The second word gate comprises a first control gate coupled to the first edge and a second control gate coupled to the second edge. A common buried bit line is formed within the P-type well region and between the second edge of the first word gate and the first edge of the second word gate.
    Type: Grant
    Filed: November 15, 2005
    Date of Patent: February 6, 2007
    Assignee: Winbond Electronics Corporation
    Inventors: Kai Cheng Chou, Harry Laun, Kenlin Huang, J. C. Young, Arthur Wang
  • Patent number: 7166512
    Abstract: A method of fabricating a non-volatile memory is described. A plurality of first memory units having gaps between each other is formed over a substrate. Insulating spacers are formed on the sidewalls of the first memory units. A composite layer is formed on the substrate and the gaps between the first memory units are filled with a doped polysilicon layer. Thereafter, a portion of the doped polysilicon layer is removed to form trenches. After that, a metallic layer fills the trenches. A portion of the metallic layer is removed to form a plurality of gates. The gates and the composite layer together form a plurality of second memory units. The second memory units and the first memory units together constitute a memory cell column. Then, a source region and a drain region are formed in the substrate adjacent to the two sides of the memory cell column.
    Type: Grant
    Filed: August 11, 2005
    Date of Patent: January 23, 2007
    Assignee: Powerchip Semiconductor Corp.
    Inventors: Chien-Lung Chu, Saysamone Pittikoun, Houng-Chi Wei, Wei-Chung Tseng
  • Patent number: 7157360
    Abstract: A memory device with an improved passivation structure. The memory device includes a semiconductor substrate with memory units thereon, an interconnect structure over the surface of the semiconductor substrate to connect with the memory units, and a passivation structure over the surface of the interconnect structure. The passivation structure comprises a dielectric layer over the surface of the interconnect structure and a silicon-oxy-nitride (SiOxNy) layer over the surface of the dielectric layer.
    Type: Grant
    Filed: September 29, 2003
    Date of Patent: January 2, 2007
    Assignee: Macronix International Co., Ltd.
    Inventors: Hung-Yu Chiu, U-Way Tseng, Wen-Pin Lu, Cheng-Chen Huseh, Pei-Ren Jeng, Fu-Hsiang Hsu
  • Patent number: 7151021
    Abstract: A bi-directional read/program non-volatile memory cell and array is capable of achieving high density. Each memory cell has two spaced floating gates for storage of charges thereon. The cell has spaced apart source/drain regions with a channel therebetween, with the channel having three portions. One of the floating gate is over a first portion; another floating gate is over a second portion, and a gate electrode controls the conduction of the channel in the third portion between the first and second portions. A control gate is connected to each of the source/drain regions, and is also capacitively coupled to the floating gate. The cell programs by hot channel electron injection, and erases by Fowler-Nordheim tunneling of electrons from the floating gate to the gate electrode. Bi-directional read permits the cell to be programmed to store bits, with one bit in each floating gate.
    Type: Grant
    Filed: April 20, 2005
    Date of Patent: December 19, 2006
    Assignee: Silicon Storage Technology, Inc.
    Inventors: Bomy Chen, Jack Frayer, Dana Lee
  • Patent number: 7148110
    Abstract: In a local-length nitride SONOS device and a method for forming the same, a local-length nitride floating gate structure is provided for mitigating or preventing lateral electron migration in the nitride floating gate. The structure includes a thin gate oxide, which leads to devices having a lower threshold voltage. In addition, the local-length nitride layer is self-aligned, which prevents nitride misalignment, and therefore leads to reduced threshold voltage variation among the devices.
    Type: Grant
    Filed: May 1, 2006
    Date of Patent: December 12, 2006
    Assignee: Samsung Electronics. Co., Ltd.
    Inventors: Hee-Seog Jeon, Seung-Beom Yoon, Yong-Tae Kim
  • Patent number: 7126184
    Abstract: A reduction in size nonvolatile semiconductors for use in a memory device and an increase in the capacity thereof are promoted. Each memory cell of a flash memory is provided with a field effect transistor having a first gate insulator film formed on a p-type well, a selector gate which is formed on the first insulator film and has side faces and a top face covered with a silicon oxide film (first insular film), floating gates which are formed in a side-wall form on both sides of the selector gate and which are electrically isolated from the selector gate through the silicon oxide film, a second gate insulator film formed to cover the silicon oxide film and the surface of each of the floating gates, and a control gate formed over the second gate insulator film.
    Type: Grant
    Filed: June 8, 2005
    Date of Patent: October 24, 2006
    Assignee: Renesas Technology Corp.
    Inventors: Keiichi Haraguchi, Masataka Kato, Kenji Kanamitsu
  • Patent number: 7125769
    Abstract: A method of fabricating a flash memory devices disclosed wherein, upon formation of sidewall oxide films, a regrown thickness of a screen oxide film is controlled. The width of an element isolation film is reduced by means of an etch process for removing the re-growth oxide film. This allows a floating gate space to be easily secured, and a thickness of the sidewall oxide films is reduced by means of a liner nitride film pre-treatment cleaning process. It is thus possible to secure the trench space, which facilitates gap-filling.
    Type: Grant
    Filed: June 8, 2005
    Date of Patent: October 24, 2006
    Assignee: Hynix Semiconductor Inc.
    Inventor: Cha Deok Dong
  • Patent number: 7118954
    Abstract: A method for fabricating metal-oxide-semiconductor devices is provided. The method includes forming a gate dielectric layer on a substrate; depositing a polysilicon layer on the gate dielectric layer; forming a resist mask on the polysilicon layer; etching the polysilicon layer not masked by the resist mask, thereby forming a gate electrode; etching a thickness of the gate dielectric layer not covered by the gate electrode; stripping the resist mask; forming a salicide block resist mask covering the gate electrode and a portions of the remaining gate dielectric layer; etching away the remaining gate dielectric layer not covered by the salicide block resist mask, thereby exposing the substrate and forming a salicide block lug portions on two opposite sides of the gate electrode; and making a metal layer react with the substrate, thereby forming a salicide layer that is kept a distance ā€œdā€ away from the gate electrode.
    Type: Grant
    Filed: May 26, 2005
    Date of Patent: October 10, 2006
    Assignee: United Microelectronics Corp.
    Inventors: Chien-Ming Lin, Ming-Tsung Tung, Chin-Hung Liu
  • Patent number: 7115470
    Abstract: There is provided a method of fabricating a split-gate flash memory cell using a spacer oxidation process. An oxidation barrier layer is formed on a floating gate layer, and an opening to expose a portion of the floating gate layer is formed in the oxidation barrier layer. Subsequently, a spacer is formed on a sidewall of the opening with a material layer having insulation property by oxidizing, and an inter-gate oxide layer pattern between a floating gate and a control gate is formed in the opening while the spacer is oxidized by performing an oxidation process.
    Type: Grant
    Filed: May 7, 2004
    Date of Patent: October 3, 2006
    Assignee: Samsung Electronics, Ltd., Co.
    Inventors: Jae-Hyun Park, Jae-Min Yu, Chul-Soon Kwon, In-gu Yoon, Eung-yung Ahn, Jung-ho Moon, Yong-Sun Lee, Sung-Yung Jeon
  • Patent number: 7064378
    Abstract: In a local-length nitride SONOS device and a method for forming the same, a local-length nitride floating gate structure is provided for mitigating or preventing lateral electron migration in the nitride floating gate. The structure includes a thin gate oxide, which leads to devices having a lower threshold voltage. In addition, the local-length nitride layer is self-aligned, which prevents nitride misalignment, and therefore leads to reduced threshold voltage variation among the devices.
    Type: Grant
    Filed: April 27, 2004
    Date of Patent: June 20, 2006
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Hee-Seog Jeon, Seung-Beom Yoon, Yong-Tae Kim