Arrangements For Conducting Electric Current Within Device In Operation From One Component To Another, Interconnections, E.g., Wires, Lead Frames (epo) Patents (Class 257/E23.141)

  • Patent number: 8531036
    Abstract: A semiconductor structure is provided and includes a dielectric layer disposed over a substrate. A first non-conductive barrier layer is formed over the dielectric layer. At least one opening is formed through the first non-conductive barrier layer and within the dielectric layer. A second non-conductive barrier layer is formed over the first non-conductive barrier layer and within the opening. At least a portion of the second non-conductive barrier layer is removed, thereby at least partially exposing a top surface of the first non-conductive barrier layer and a bottom surface of the opening, with the second non-conductive barrier layer remaining on sidewalls of the opening. A seed layer and conductive layer is disposed in the opening.
    Type: Grant
    Filed: July 31, 2012
    Date of Patent: September 10, 2013
    Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
    Inventors: Shih-Chieh Chang, Ying-Lang Wang, Kei-Wei Chen, Jung-Chih Tsao, Yu-Sheng Wang
  • Patent number: 8531028
    Abstract: Provided is a method for manufacturing an electronic component by using a solder joining method for bonding a first electronic component having a metal electrode with a second electronic component having a solder electrode, the method comprising; (i) forming a resin layer containing a thermosetting resin on at least one of the solder joint surfaces of said first electronic component and said second electronic component; (ii) positioning said metal electrode of said first electronic component and said solder electrode of said second electronic component to face each other, heating said positioned electrodes and applying pressure, and thereby bringing said metal electrode and said solder electrode into contact; (iii) heating electronic components while applying pressure thereby fusion bonding said solder to said metal electrode; and (iv) heating said resin layer.
    Type: Grant
    Filed: July 9, 2010
    Date of Patent: September 10, 2013
    Assignee: Sumitomo Bakelite Co., Ltd.
    Inventors: Kenzou Maejima, Satoru Katsurayama, Toru Meura
  • Patent number: 8525294
    Abstract: A package-on-package includes a semiconductor package, and a coil provided at the semiconductor package. The semiconductor package includes a bottom face, and a solder ball protruded from the bottom face. An axis of the coil is inclined with respect to the normal line of the bottom face.
    Type: Grant
    Filed: July 2, 2009
    Date of Patent: September 3, 2013
    Assignee: Renesas Electronics Corporation
    Inventors: Akira Tada, Hiroki Tanabe, Yoshinori Okada, Ikuo Kudo
  • Patent number: 8525321
    Abstract: In one implementation, an apparatus includes a semiconductor die, a lead, a non-conductive epoxy, and a conductive epoxy. The semiconductor die includes an upper surface and a lower surface opposite the upper surface. The lead is electrically coupled to the upper surface of the semiconductor die. The non-conductive epoxy is disposed on a first portion of the lower surface of the semiconductor die. The conductive epoxy is disposed on a second portion of the lower surface of the semiconductor die. In some implementations, a conductive wire extends from the lead to the upper surface of the semiconductor die to electrically couple the lead to the upper surface of the semiconductor die.
    Type: Grant
    Filed: July 6, 2011
    Date of Patent: September 3, 2013
    Assignee: Fairchild Semiconductor Corporation
    Inventors: Jatinder Kumar, David Chong
  • Patent number: 8519546
    Abstract: An electronic device includes a first semi-conductor die, a second semi-conductor die and an electrically conductive element. The electrically conductive element includes a first electrically conductive part interposed at least partially between the first semi-conductor die and the second semi-conductor die, wherein said first part is electrically coupled to the first semi-conductor die. The electrically conductive element further includes a second electrically conductive part electrically coupled to the first part, wherein said second part extends from at least part of the first part. The first part is an electrically conductive strap between the dice, and the second part is clip extending from at least part of the strap.
    Type: Grant
    Filed: February 9, 2012
    Date of Patent: August 27, 2013
    Assignee: STMicroelectronics S.r.l.
    Inventors: Davide Giuseppe Patti, Agatino Minotti
  • Patent number: 8519459
    Abstract: A backside illumination type solid-state imaging device includes stacked semiconductor chips which are formed such that two or more semiconductor chip units are bonded to each other, at least a first semiconductor chip unit is formed with a pixel array and a first multi-layered wiring layer, and a second semiconductor chip unit is formed with a logic circuit and a second multi-layered wiring layer, a connection wire which connects the first semiconductor chip unit and the second semiconductor chip unit, and a first shield wire which shields adjacent connection wires in one direction therebetween.
    Type: Grant
    Filed: October 14, 2011
    Date of Patent: August 27, 2013
    Assignee: Sony Corporation
    Inventors: Machiko Horiike, Kazuchiro Itonaga
  • Patent number: 8518819
    Abstract: A semiconductor contact structure and method provide contact structures that extend through a dielectric material and provide contact to multiple different subjacent materials including a silicide material and a non-silicide material such as doped silicon. The contact structures includes a lower composite layer formed using a multi-step ionized metal plasma (IMP) deposition operation. A lower IMP film is formed at a high AC bias power followed by the formation of an upper IMP film at a lower AC bias power. The composite layer may be formed of titanium. A further layer is formed as a liner over the composite layer and the liner layer may advantageously be formed using CVD and may be TiN. A conductive plug material such as tungsten or copper fills the contact openings.
    Type: Grant
    Filed: March 16, 2011
    Date of Patent: August 27, 2013
    Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
    Inventors: Shih Chieh Chang, Chih-Chung Chang, Kei-Wei Chen, Ying-Lang Wang
  • Patent number: 8513817
    Abstract: A microelectronic package can include a substrate having first and second opposed surfaces, first, second, third, and fourth microelectronic elements, and a plurality of terminals exposed at the second surface. Each microelectronic element can have a front surface facing the first surface of the substrate and a plurality of contacts at the front surface. The front surfaces of the microelectronic elements can be arranged in a single plane parallel to the first surface. Each microelectronic element can have a column of contacts exposed at the front surface and arranged along respective first, second, third, and fourth axes. The first and third axes can be parallel to one another. The second and fourth axes can be transverse to the first and third axes. The microelectronic package can also include electrical connections extending from at least some of the contacts of each microelectronic element to at least some of the terminals.
    Type: Grant
    Filed: January 9, 2012
    Date of Patent: August 20, 2013
    Assignee: Invensas Corporation
    Inventors: Belgacem Haba, Wael Zohni, Richard Dewitt Crisp, Ilyas Mohammed
  • Patent number: 8513033
    Abstract: A design method of a semiconductor device includes setting an inspection region of layout data generated based on circuit data, calculating an area ratio of a first area to a second area, the first area indicating an area of the inspection region, the second area indicating a sum of a surface area of a plane that a first member contacts with a second member, the second member contacting with the first member constituting a circuit element included in the inspection region, the second member further having different heat reflective properties from the first member, and arranging a dummy element in the layout data so that the area ratio is within a predetermined range in each inspection region of the layout data.
    Type: Grant
    Filed: October 25, 2010
    Date of Patent: August 20, 2013
    Assignee: Renesas Electronics Corporation
    Inventors: Naoyoshi Kawahara, Shinya Maruyama, Shinichi Miyake
  • Patent number: 8513811
    Abstract: An electronic device including a die-pad area, a die fixed to the die-pad area, a connection terminal, and a ribbon of conductive material. The ribbon is electrically connected to the die and to the connection terminal, and has a prevalent dimension along a first axis, a width, measured along a second axis, which is transverse to the first axis, and a thickness, which is negligible with respect to the width; the ribbon moreover has a cross section that defines a concave geometrical shape.
    Type: Grant
    Filed: May 27, 2011
    Date of Patent: August 20, 2013
    Assignee: STMicroelectronics S.r.l.
    Inventors: Agatino Minotti, Giuseppe Cristaldi
  • Patent number: 8513058
    Abstract: a method for producing a semiconductor device provided in such a manner that a first layer and a second layer are laminated to ensure that their TSVs are arranged in almost a straight line, including: first layer production steps including steps of preparing a substrate, forming a transistor of an input/output circuit on an upper surface of the substrate, forming an insulation layer so as to cover the transistor, and forming a TSV in the insulation layer; second layer production steps including steps of preparing a substrate, forming a transistor of a logic circuit on an upper surface of the substrate, forming an insulation layer so as to cover the transistor, and forming a TSV in the insulation layer; a connection step of connecting surfaces of the first layer and the second layer on a side opposite to substrates of the first layer and the second layer to ensure that the TSV of the first layer and the TSV of the second layer are arranged in almost a straight line; and a step of removing the substrate of the
    Type: Grant
    Filed: February 2, 2011
    Date of Patent: August 20, 2013
    Assignee: Renesas Electronics Corporation
    Inventors: Toshiaki Iwamatsu, Yuichi Hirano
  • Patent number: 8513769
    Abstract: Electrical fuses and resistors having a sublithographic lateral or vertical dimension are provided. A conductive structure comprising a conductor or a semiconductor is formed on a semiconductor substrate. At least one insulator layer is formed on the conductive structure. A recessed area is formed in the at least one insulator layer. Self-assembling block copolymers are applied into the recessed area and annealed to form a fist set of polymer blocks and a second set of polymer blocks. The first set of polymer blocks are etched selective to the second set and the at least one insulator layer. Features having sublithographic dimensions are formed in the at least one insulator layer and/or the conductive structure. Various semiconductor structures having sublithographic dimensions are formed including electrical fuses and resistors.
    Type: Grant
    Filed: April 22, 2010
    Date of Patent: August 20, 2013
    Assignee: International Business Machines Corporation
    Inventors: Charles T. Black, Matthew E. Colburn, Timothy J. Dalton, Daniel C. Edelstein, Wai-Kin Li, Anthony K. Stamper, Haining S. Yang
  • Patent number: 8507910
    Abstract: An active matrix display apparatus includes a transistor, a storage capacitor, and a light-emitting element formed on a substrate. The transistor includes a source electrode, a drain electrode, and a gate electrode. The storage capacitor has a multilayered structure of a first electrode, a dielectric layer, and a second electrode stacked in this order on the substrate, and the light-emitting element has a multilayered structure of a third electrode, a light-emitting layer, and a fourth electrode stacked in this order on the substrate. The first electrode is electrically connected to the gate electrode of the transistor, and at least a part of the storage capacitor is disposed between the substrate and the light-emitting element. All of the substrate, the first electrode, the second electrode, and the third electrode are formed from a material transmitting a visible light emitted by the light-emitting element.
    Type: Grant
    Filed: January 17, 2008
    Date of Patent: August 13, 2013
    Assignee: Canon Kabushiki Kaisha
    Inventors: Masato Ofuji, Katsumi Abe, Masafumi Sano, Hideya Kumomi, Ryo Hayashi
  • Patent number: 8502396
    Abstract: Systems and methods for embedded tamper mesh protection are provided. The embedded tamper mesh includes a series of protection bond wires surrounding bond wires carrying sensitive signals. The protection bond wires are positioned to be vertically higher than the signal bond wires. The protection wires may be bonded to outer contacts on the substrate while the signal bond wires are bonded to inner contacts, thereby creating a bond wire cage around the signal wires. Methods and systems for providing package level protection are also provided. An exemplary secure package includes a substrate having multiple contacts surrounding a die disposed on an upper surface of the substrate. A mesh die including a series of mesh die pads is coupled to the upper surface of the die. Bond wires are coupled from the mesh die pads to contacts on the substrate thereby creating a bond wire cage surrounding the die.
    Type: Grant
    Filed: December 8, 2008
    Date of Patent: August 6, 2013
    Assignee: Broadcom Corporation
    Inventors: Mark Buer, Matthew Kaufmann
  • Patent number: 8502244
    Abstract: Solid state lighting (“SSL”) devices with improved contacts and associated methods of manufacturing are disclosed herein. In one embodiment, an SSL device includes a first semiconductor material, a second semiconductor material spaced apart from the first semiconductor material, and an active region between the first and second semiconductor materials. The SSL device also includes a first contact on the first semiconductor material and a second contact on the second semiconductor material. The second contact is opposite the first contact. The SSL device further includes an insulative material between the first contact and the first semiconductor material, the insulative material being generally aligned with the second contact.
    Type: Grant
    Filed: August 31, 2010
    Date of Patent: August 6, 2013
    Assignee: Micron Technology, Inc.
    Inventor: Martin F. Schubert
  • Publication number: 20130193587
    Abstract: There are disclosed herein various implementations of semiconductor packages having an interposer configured for magnetic signaling. One exemplary implementation includes a die transmit pad in an active die for transmitting a magnetic signal corresponding to a die electrical signal produced by the active die, and an interposer magnetic tunnel junction (MTJ) pad in the interposer for receiving the magnetic signal. A sensing circuit is coupled to the interposer MTJ pad for producing a receive electrical signal corresponding to the magnetic signal. In one implementation, the sensing circuit is configured to sense a resistance of the interposer MTJ pad and to produce the receive electrical signal according to the sensed resistance.
    Type: Application
    Filed: January 30, 2012
    Publication date: August 1, 2013
    Applicant: BROADCOM CORPORATION
    Inventors: Xiangdong Chen, Sam Ziqun Zhao, Kevin Kunzhong Hu, Sampath K. V. Karikalan, Rezaur Rahman Khan, Pieter Vorenkamp
  • Patent number: 8497572
    Abstract: In a semiconductor module, a first heat sink is disposed on a rear surface of a first semiconductor chip constituting an upper arm, and a second heat sink is disposed on a front surface of the first semiconductor chip through a first terminal. A third heat sink is disposed on a rear surface of a second semiconductor chip constituting a lower arm, and a fourth heat sink is disposed on a front surface of the second semiconductor chip through a second terminal. A connecting part for connecting between the upper arm and the lower arm is integral with the first terminal, and is connected to the third heat sink while being inclined relative to the first terminal.
    Type: Grant
    Filed: June 30, 2011
    Date of Patent: July 30, 2013
    Assignee: DENSO CORPORATION
    Inventors: Keita Fukutani, Kuniaki Mamitsu, Yasushi Ookura, Masayoshi Nishihata, Hiroyuki Wado, Syun Sugiura
  • Publication number: 20130187292
    Abstract: A structure comprises a first die, a second die, an interposer, a third die, and a fourth die. The first die and the second die each have a first surface and a second surface. First conductive connectors are coupled to the first surfaces of the first and second dies, and second conductive connectors are coupled to the second surfaces of the first and second dies. The interposer is over the first and second dies. A first surface of the interposer is coupled to the first conductive connectors, and a second surface of the interposer is coupled to third conductive connectors. The third and fourth dies are over the interposer and are coupled to the third conductive connectors. The first die is communicatively coupled to the second die through the interposer, and/or the third die is communicatively coupled to the fourth die through the interposer.
    Type: Application
    Filed: January 20, 2012
    Publication date: July 25, 2013
    Applicant: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Mark Semmelmeyer, Sandeep Kumar Goel
  • Patent number: 8492884
    Abstract: A stacked leadframe assembly is disclosed. The stacked leadframe assembly includes a first die having a surface that defines a mounting plane, a first leadframe stacked over and attached to the first die, a second die stacked over and attached to the first leadframe; and a second leadframe stacked over and attached to the second die. The leadframes have die paddles with extended side panels that have attachment surfaces in the mounting plane.
    Type: Grant
    Filed: June 7, 2010
    Date of Patent: July 23, 2013
    Assignee: Linear Technology Corporation
    Inventor: David Alan Pruitt
  • Patent number: 8492263
    Abstract: Protection of a solder ball joint is disclosed in which the solder ball joint is located below the surface level of the encapsulating buffer layer. The buffering layer is etched to expose one or more electrode posts, each of which may be made up of a single column or multiple columns. A top layer resulting either from a top conductive cap or a plating layer around the electrode posts also lies below the buffer layer. When the solder ball is placed onto the posts, the solder/ball joint is protected in a position below the surface of the buffer layer, while still maintaining an electrical connection between the various solder balls and their associated or capping/plating material, electrode posts, wiring layers, and circuit layers. Therefore, the entire ball joint is protected from direct stress.
    Type: Grant
    Filed: November 16, 2007
    Date of Patent: July 23, 2013
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Chung Yu Wang, Chien-Hsiun Lee, Pei-Haw Tsao, Kuo-Chin Chang, Chung-Yi Lin, Bill Kiang
  • Patent number: 8492797
    Abstract: A semiconductor memory device includes: a semiconductor region extending vertically from a first region of a substrate; a plurality of gate electrodes disposed on the first region of the substrate in a vertical direction, but separated from each other along a sidewall of the semiconductor region; a gate dielectric layer disposed between the semiconductor region and the plurality of gate electrodes; a substrate contact electrode extending vertically from the impurity-doped second region of the substrate; and an insulating region formed as an air gap between the substrate contact electrode and at least one of the plurality of gate electrodes.
    Type: Grant
    Filed: April 7, 2011
    Date of Patent: July 23, 2013
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Sung-Min Hwang, Han-soo Kim, Sun-il Shim
  • Patent number: 8492905
    Abstract: A vertically stackable die having a chip identifier structure is disclosed. In a particular embodiment, a semiconductor device is disclosed that includes a die comprising a first through via to communicate a chip identifier and other data. The semiconductor device also includes a chip identifier structure that comprises at least two through vias that are each hard wired to an external electrical contact.
    Type: Grant
    Filed: June 3, 2010
    Date of Patent: July 23, 2013
    Assignee: QUALCOMM Incorporated
    Inventor: Jungwon Suh
  • Patent number: 8492896
    Abstract: A semiconductor apparatus including: a substrate 12; a plurality of electrode pads 20 formed on a surface of the substrate 12; and a protection film 14 having a plurality of through holes 16 formed in one-to-one correspondence with the electrode pads 20, and covering circumferential edge portions of the electrode pads 20 and the surface of the substrate 12 except for areas under the electrode pads 20. An inner wall of each through hole 16 is a slant surface 22 slanted toward outside of the through hole 16. A plurality of metal layers 24 have been formed, each covering an exposed part of each electrode pad 20 not covered by the protection film 14 and an area of each slant surface extending from the exposed part up to a middle of the slant surface. A plurality of bumps 18 have been connected one-to-one with the metal layers 24.
    Type: Grant
    Filed: February 25, 2011
    Date of Patent: July 23, 2013
    Assignee: Panasonic Corporation
    Inventor: Sumiaki Nakano
  • Publication number: 20130181350
    Abstract: An electric device with vias that include dielectric structures to prevent conductive material in the vias from electrically connecting conductive structures on a top of the vias with conductive structures on the bottom of the vias. The dielectric structures are formed in selected vias where other vias do not include the dielectric structures.
    Type: Application
    Filed: January 13, 2012
    Publication date: July 18, 2013
    Inventors: Perry H. PELLEY, Michael B. MCSHANE, Tab A. STEPHENS
  • Publication number: 20130181323
    Abstract: A semiconductor device has a first insulating layer formed over a first surface of a polymer matrix composite substrate. A first conductive layer is formed over the first insulating layer. A second insulating layer is formed over the first insulating layer and first conductive layer. A second conductive layer is formed over the second insulating layer and first conductive layer. The second conductive layer is wound to exhibit inductive properties. A third conductive layer is formed between the first conductive layer and second conductive layer. A third insulating layer is formed over the second insulating layer and second conductive layer. A bump is formed over the second conductive layer. A fourth insulating layer can be formed over a second surface of the polymer matrix composite substrate. Alternatively, the fourth insulating layer can be formed over the first insulating layer prior to forming the first conductive layer.
    Type: Application
    Filed: March 18, 2010
    Publication date: July 18, 2013
    Applicant: STATS CHIPPAC, LTD.
    Inventor: Yaojian Lin
  • Publication number: 20130181257
    Abstract: A semiconductor die includes at least one flexible interface block. The flexible interface block includes at least one interconnect, and at least one buffer coupled to the at least one interconnect. The flexible interface block further includes a routing interface coupled to circuitry integrated in the semiconductor die, and a controller coupled to provide communication between the routing interface and the at least one buffer.
    Type: Application
    Filed: January 13, 2012
    Publication date: July 18, 2013
    Inventor: Tony Ngai
  • Patent number: 8486768
    Abstract: In a complex semiconductor device, electronic fuses may be formed in the active semiconductor material by using a semiconductor material of reduced heat conductivity selectively in the fuse body, wherein, in some illustrative embodiments, the fuse body may be delineated by a non-silicided semiconductor base material.
    Type: Grant
    Filed: May 24, 2011
    Date of Patent: July 16, 2013
    Assignee: GLOBALFOUNDRIES Inc.
    Inventors: Andreas Kurz, Stephan Kronholz
  • Patent number: 8487452
    Abstract: A semiconductor package includes a substrate, a first semiconductor chip stacked on the substrate and a second semiconductor chip stacked on the first semiconductor chip. In the semiconductor package, the second semiconductor chip is rotated to be stacked on the first semiconductor chip. The semiconductor package is used in an electronic system.
    Type: Grant
    Filed: July 1, 2011
    Date of Patent: July 16, 2013
    Assignee: SAMSUNG Electronics Co., Ltd.
    Inventors: Jin-Yang Lee, Chan-Min Han, Kil-Soo Kim
  • Publication number: 20130175705
    Abstract: A stress compensation for use in packaging, and a method of forming, is provided. The stress compensation layer is placed on an opposing side of a substrate from an integrated circuit die. The stress compensation layer is designed to counteract at least some of the stress exerted structures on the die side of the substrate, such as stresses exerted by a molding compound that at least partially encapsulates the first integrated circuit die. A package may also be electrically coupled to the substrate.
    Type: Application
    Filed: January 11, 2012
    Publication date: July 11, 2013
    Applicant: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Chun-Hung Lin, Yu-Feng Chen, Han-Ping Pu, Hung-Jui Kuo
  • Patent number: 8482138
    Abstract: Provided is a three-dimensional semiconductor device and method for fabricating the same. The device includes a first electrode structure and a second electrode structure stacked sequentially on a substrate. The first and second electrode structures include stacked first electrodes and stacked second electrodes, respectively. Each of the first and second electrodes includes a horizontal portion parallel with the substrate and an extension portion extending from the horizontal portion along a direction penetrating an upper surface of the substrate. Here, the substrate may be closer to top surfaces of the extension portions of the first electrodes than to the horizontal portion of at least one of the second electrodes.
    Type: Grant
    Filed: January 24, 2011
    Date of Patent: July 9, 2013
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Sung-Min Hwang, Hansoo Kim, Wonseok Cho, Jaehoon Jang
  • Patent number: 8482130
    Abstract: An interconnect structure including: at least one first substrate, whereof at least one first face is made integral with at least one face of at least one second substrate, at least one blind via passing through the first substrate and emerging at the first face of the first substrate and at a second face, opposite the first face, of the first substrate, at least one electric contact arranged against said face of the second substrate and opposite the blind via, and/or against the first face and/or against the second face of the first substrate, at least one channel putting the blind via in communication with an environment outside the interconnect structure and/or with at least one cavity formed in the interconnect structure, and extending substantially parallel to one of said faces of the first or second substrate.
    Type: Grant
    Filed: February 22, 2011
    Date of Patent: July 9, 2013
    Assignee: Commissariat a l'Energie Atomique et aux Energies Alternatives
    Inventors: Damien Saint-Patrice, Sebastien Bolis, Fabrice Jacquet
  • Patent number: 8471376
    Abstract: Embodiments of the present disclosure provide a substrate, one of either a semiconductor die or an interposer disposed on the substrate, the semiconductor die or the interposer having a first surface attached to the substrate and a second surface that is opposite to the first surface, one or more interconnect structures formed on the second surface of the semiconductor die or the interposer, a mold compound formed to substantially encapsulate the semiconductor die or the interposer, and one or more vias formed in the mold compound to facilitate coupling the one or more interconnect structures with another component. Other embodiments may be described and/or claimed.
    Type: Grant
    Filed: May 6, 2010
    Date of Patent: June 25, 2013
    Assignee: Marvell International Ltd.
    Inventors: Shiann-Ming Liou, Albert Wu
  • Patent number: 8466739
    Abstract: There is provided a clock distribution network for synchronizing global clock signals within a 3D chip stack having two or more strata. The clock distribution network includes a plurality of clock distribution circuits, each being arranged on a respective one of the two or more strata for providing the global clock signals to various chip locations. Each of the plurality of clock distribution circuits includes a resonant circuit for providing stratum-to-stratum coupling for the clock distribution network. The resonant circuit includes at least one capacitor and at least one inductor.
    Type: Grant
    Filed: September 7, 2012
    Date of Patent: June 18, 2013
    Assignee: International Business Machines Corporation
    Inventors: Jae-Joon Kim, Yu-Shiang Lin, Liang-Teck Pang, Joel A. Silberman
  • Publication number: 20130147049
    Abstract: A package component includes a stack-probe unit, which includes a first-type connector, and a second-type connector connected to the first-type connector. The first-type connector and the second-type connector are exposed through a surface of the package component.
    Type: Application
    Filed: December 7, 2011
    Publication date: June 13, 2013
    Applicant: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Mill-Jer Wang, Ching-Nen Peng, Hung-Chih Lin, Hao Chen
  • Patent number: 8461017
    Abstract: Methods of fabricating semiconductor structures include implanting atom species into a carrier die or wafer to form a weakened region within the carrier die or wafer, and bonding the carrier die or wafer to a semiconductor structure. The semiconductor structure may be processed while using the carrier die or wafer to handle the semiconductor structure. The semiconductor structure may be bonded to another semiconductor structure, and the carrier die or wafer may be divided along the weakened region therein. Bonded semiconductor structures are fabricated using such methods.
    Type: Grant
    Filed: July 19, 2010
    Date of Patent: June 11, 2013
    Assignee: Soitec
    Inventors: Mariam Sadaka, Ionut Radu
  • Publication number: 20130140579
    Abstract: A method of integrating benzocyclobutene (BCB) layers with a substrate is provided along with a corresponding device. A method includes forming a first BCB layer on the substrate and depositing a first metal layer on the first BCB layer and within vias defined by the first metal layer. The method also forms a second BCB layer on the first metal layer and deposits a second metal layer on the second BCB layer and within vias defined by the second metal layer. The second metal layer extends through the vias defined by the second metal layer to establish an operable connection with the first metal layer. The first and second metal layers are independent of an electrical connection to any circuit element carried by the substrate, but the first and second metal layers secure the second BCB layer to the underlying structure and reduce the likelihood of delamination.
    Type: Application
    Filed: December 2, 2011
    Publication date: June 6, 2013
    Applicant: THE BOEING COMPANY
    Inventors: Hasan Sharifi, Alexandros D. Margomenos, Ara K. Kurdoghlian, Miroslav Micovic, Keisuke Shinohara, Colleen M. Butler
  • Patent number: 8456002
    Abstract: A semiconductor device has a semiconductor die and conductive layer formed over a surface of the semiconductor die. A first channel can be formed in the semiconductor die. An encapsulant is deposited over the semiconductor die. A second channel can be formed in the encapsulant. A first insulating layer is formed over the semiconductor die and first conductive layer and into the first channel. The first insulating layer extends into the second channel. The first insulating layer has characteristics of tensile strength greater than 150 MPa, elongation between 35-150%, and thickness of 2-30 micrometers. A second insulating layer can be formed over the semiconductor die prior to forming the first insulating layer. An interconnect structure is formed over the semiconductor die and encapsulant. The interconnect structure is electrically connected to the first conductive layer. The first insulating layer provides stress relief during formation of the interconnect structure.
    Type: Grant
    Filed: December 21, 2011
    Date of Patent: June 4, 2013
    Assignee: STATS ChipPAC Ltd.
    Inventors: Yaojian Lin, Pandi C. Marimuthu, Kang Chen, Hin Hwa Goh, Yu Gu, Il Kwon Shim, Rui Huang, Seng Guan Chow, Jianmin Fang, Xia Feng
  • Patent number: 8456017
    Abstract: By adding particles of high thermal conductivity and low thermal expansion coefficient into the copper as a composite material and filling with the composite material into the through-via hole, the mismatch of the coefficient of thermal expansion and the stress of the through-silicon via are lowered and the thermal conductivity of the through-silicon via is increased.
    Type: Grant
    Filed: July 1, 2011
    Date of Patent: June 4, 2013
    Assignee: Industrial Technology Research Institute
    Inventors: Ming-Ji Dai, Heng-Chieh Chien, Ming-Che Hsieh, Jui-Feng Hung, Ra-Min Tain, John H. Lau
  • Patent number: 8455992
    Abstract: Provided is a semiconductor package and a method of fabricating the same. The semiconductor package includes: a package body including a plurality of sheets; semiconductor chips mounted in the package body; and an external connection terminal provided on a first side of the package body, wherein the sheets are stacked in a parallel direction to the first side.
    Type: Grant
    Filed: January 26, 2011
    Date of Patent: June 4, 2013
    Assignee: Electronics and Telecommunications Research Institute
    Inventor: Woojin Chang
  • Patent number: 8455987
    Abstract: A packaged power semiconductor device is provided with voltage isolation between a metal backside and terminals of the device. The packaged power semiconductor device is arranged in an encapsulant defining a hole for receiving a structure for physically coupling the device to an object. A direct-bonded copper (“DBC”) substrate is used to provide electrical isolation and improved thermal transfer from the device to a heatsink. At least one power semiconductor die is mounted to a first metal layer of the DBC substrate. The first metal layer spreads heat generated by the semiconductor die. In one embodiment, the packaged power semiconductor device conforms to a TO-247 outline and is capable of receiving a screw for physically coupling the device to a heatsink.
    Type: Grant
    Filed: April 30, 2010
    Date of Patent: June 4, 2013
    Assignee: IXYS Corporation
    Inventors: Thomas Spann, Holger Ostmann, Kang Rim Choi
  • Publication number: 20130127056
    Abstract: A semiconductor device can include a dual-damascene metallization structure that may provide a reduced resistance by providing barrier layers that are different materials. The semiconductor device can include a device layer and a lower conductive layer that can be electrically connected to the device layer. A lower barrier layer can surround the lower conductive layer and an upper conductive layer can be disposed on the lower conductive layer and can be electrically connected to the lower conductive layer. An upper barrier layer can surround the upper conductive layer and can including material that is different from a material included in the lower barrier layer.
    Type: Application
    Filed: November 6, 2012
    Publication date: May 23, 2013
    Applicant: Samsung Electronics Co., Ltd.
    Inventor: Samsung Electronics Co., Ltd.
  • Publication number: 20130127019
    Abstract: A semiconductor device may include a semiconductor substrate, a through via electrode, and a buffer. The through via electrode may extend through a thickness of the semiconductor substrate with the through via electrode surrounding an inner portion of the semiconductor substrate so that the inner portion of the semiconductor substrate may thus be isolated from the outer portion of the semiconductor substrate. The buffer may be in the inner portion of the semiconductor substrate with the through via electrode surrounding and spaced apart from the buffer. Related methods are also discussed.
    Type: Application
    Filed: September 11, 2012
    Publication date: May 23, 2013
    Inventors: Dosun LEE, Byung Lyul Park, Gilheyun Choi, Kwangjin Moon, Kunsang Park, Sukchul Bang, Seongmin Son
  • Publication number: 20130119435
    Abstract: An integrated device includes a lower layer pattern on a semiconductor substrate. The lower layer pattern includes a first region including first electrical devices and a second region including second electrical devices and electrically nonconductive dummy devices. A first device density of the first electrical devices in the first region is substantially greater than a second device density of the second electrical devices in the second region. A partially-planarizing dielectric layer is disposed on the lower layer pattern so as to cover the first electrical devices, the second electrical devices, and the electrically nonconductive dummy devices. The average height of the partially-planarizing dielectric layer in the first region is approximately the same as the average height in the second region. Through-holes are formed in the first region, and an electrically conductive material is disposed in the through-holes.
    Type: Application
    Filed: November 15, 2011
    Publication date: May 16, 2013
    Applicant: Avago Technologies Wiresess IP (Singapore) Pte. Ltd.
    Inventor: Thomas Dungan
  • Patent number: 8441098
    Abstract: A semiconductor package includes a semiconductor chip and a passive element. The semiconductor chip has a semiconductor chip body which possesses a first surface and a second surface facing away from the first surface, and a circuit section is formed in the semiconductor chip body. The passive element includes passive element bodies which are disposed in through-electrodes passing through the semiconductor chip body and connection members which are disposed on at least one of the first surface and the second surface of the semiconductor chip body and which electrically connect to at least one of the passive element bodies.
    Type: Grant
    Filed: March 25, 2010
    Date of Patent: May 14, 2013
    Assignee: Hynix Semiconductor Inc.
    Inventor: Kwon Whan Han
  • Publication number: 20130113120
    Abstract: A semiconductor device includes a metal substrate; a semiconductor element placed on the metal substrate; a flexible circuit substrate that has one end placed on the metal substrate and is electrically connected to the semiconductor element, the flexible circuit substrate extending over an edge of the metal substrate to outside the metal substrate; a resin wall portion placed, in an outer periphery of the metal substrate, at least at the edge of the metal substrate over which the flexible circuit substrate extends, the resin wall portion being provided on the flexible circuit substrate at the edge; and a resin seal portion provided inside the resin wall portion so as to cover the metal substrate.
    Type: Application
    Filed: October 5, 2012
    Publication date: May 9, 2013
    Inventors: Junji TSURUOKA, Seiji YASUI, Osamu YAMATO, Takayuki MAEDA
  • Publication number: 20130113101
    Abstract: A gas cluster ion beam process is used to reduce and/or even eliminate metal void formation in an interconnect structure. In one embodiment, gas cluster ion beam etching forms a chamfer opening in an interconnect dielectric material. In another embodiment, gas cluster ion beam etching reduces the overhang profile of a diffusion barrier or a multilayered stack of a diffusion barrier and a plating seed layer that is formed within an opening located in an interconnect dielectric material. In yet another embodiment, a gas cluster ion beam process deactivates a surface of an interconnect dielectric material that is located at upper corners of an opening that is formed therein. In this embodiment, the gas cluster ion beam process deposits a material that deactivates the upper corners of each opening that is formed into an interconnect dielectric material.
    Type: Application
    Filed: November 7, 2011
    Publication date: May 9, 2013
    Applicant: International Business Machines Corporation
    Inventors: Kangguo Cheng, Junli Wang, Keith Kwong Hon Wong, Chih-Chao Yang
  • Publication number: 20130113114
    Abstract: A device includes a first power semiconductor chip having a first face and a second face opposite to the first face with a first contact pad arranged on the first face. The first contact pad is an external contact pad. The device further includes a first contact clip attached to the second face of the first power semiconductor chip. A second power semiconductor chip is attached to the first contact clip, and a second contact clip is attached to the second power semiconductor chip.
    Type: Application
    Filed: November 4, 2011
    Publication date: May 9, 2013
    Applicant: Infineon Technologies AG
    Inventors: Khalil Hosseini, Manfred Mengel, Joachim Mahler, Franz-Peter Kalz
  • Publication number: 20130113115
    Abstract: A method comprises connecting a substrate having a plurality of integrated circuit (IC) dies to a package substrate, so that the package substrate extends beyond at least two edges of the substrate, leaving first and second edge portions of the package substrate having exposed contacts. The first and second edge portions meet at a first corner of the package substrate. At least a first upper die package is placed over the substrate, so that first and second edge portions of the first upper die package extend beyond the at least two edges of the substrate. Pads on the first and second edge portions of the first upper die package are connected to the contacts of the first and second edge portions of the package substrate.
    Type: Application
    Filed: November 7, 2011
    Publication date: May 9, 2013
    Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
    Inventors: Tsung-Ding Wang, Chien-Hsiun Lee
  • Publication number: 20130113092
    Abstract: A semiconductor device has a semiconductor die and conductive layer formed over a surface of the semiconductor die. A first channel can be formed in the semiconductor die. An encapsulant is deposited over the semiconductor die. A second channel can be formed in the encapsulant. A first insulating layer is formed over the semiconductor die and first conductive layer and into the first channel. The first insulating layer extends into the second channel. The first insulating layer has characteristics of tensile strength greater than 150 MPa, elongation between 35-150%, and thickness of 2-30 micrometers. A second insulating layer can be formed over the semiconductor die prior to forming the first insulating layer. An interconnect structure is formed over the semiconductor die and encapsulant. The interconnect structure is electrically connected to the first conductive layer. The first insulating layer provides stress relief during formation of the interconnect structure.
    Type: Application
    Filed: December 21, 2011
    Publication date: May 9, 2013
    Applicant: STATS CHIPPAC, LTD.
    Inventors: Yaojian Lin, Pandi C. Marimuthu, Kang Chen, Hin Hwa Goh, Yu Gu, Il Kwon Shim, Rui Huang, Seng Guan Chow, Jianmin Fang, Xia Feng
  • Patent number: 8436456
    Abstract: A wiring board (10) of the present invention includes: a through hole (11b), provided in a semiconductor chip mounted region (15), penetrating the wiring board (10); and a groove pattern (13), provided on a solder resist (9) formed on the semiconductor chip mounted region (15), leading to the through hole (11b). The foregoing configuration makes it possible to guide, via the groove pattern (13) to the through hole (11b), moisture that collects in the semiconductor chip mounted region (15) and therefore to effectively discharge the moisture from the semiconductor chip mounted region (15). Thus, a semiconductor device (30) that employs the wiring board (10) does not suffer from vaporization and expansion, inside of it, due to heat that is applied at the time of manufacturing the semiconductor device (30) and at the time of mounting the semiconductor device (30) on a mount substrate. It is therefore possible to reduce expansion of the semiconductor device.
    Type: Grant
    Filed: March 16, 2009
    Date of Patent: May 7, 2013
    Assignee: Sharp Kabushiki Kaisha
    Inventors: Yoshiki Sota, Kazuaki Tatsumi