Characterized By Materials Of Semiconductor Body (epo) Patents (Class 257/E29.068)

  • Publication number: 20120061663
    Abstract: An object is to provide a semiconductor device including an oxide semiconductor film, which has stable electrical characteristics and high reliability. A stack of first and second material films is formed by forming the first material film (a film having a hexagonal crystal structure) having a thickness of 1 nm to 10 nm over an insulating surface and forming the second material film having a hexagonal crystal structure (a crystalline oxide semiconductor film) using the first material film as a nucleus. As the first material film, a material film having a wurtzite crystal structure (e.g., gallium nitride or aluminum nitride) or a material film having a corundum crystal structure (?-Al2O3, ?-Ga2O3, In2O3, Ti2O3, V2O3, Cr2O3, or ?-Fe2O3) is used.
    Type: Application
    Filed: September 7, 2011
    Publication date: March 15, 2012
    Applicant: SEMICONDUCTOR ENERGY LABORATORY CO., LTD.
    Inventors: Shunpei YAMAZAKI, Yusuke NONAKA, Takayuki INOUE, Masashi TSUBUKU, Kengo AKIMOTO, Akiharu MIYANAGA
  • Publication number: 20120056197
    Abstract: A wide bandgap semiconductor rectifying device of an embodiment includes a first-conductive-type wide bandgap semiconductor substrate and a first-conductive-type semiconductor layer that has an impurity concentration lower than that of the substrate. The device also includes a first-conductive-type first semiconductor region, and a second-conductive-type second semiconductor region that is formed between the first regions. The device also includes second-conductive-type third semiconductor regions in which at least part of the third regions are connected to the second wide bandgap semiconductor region, the third regions being formed between the first regions, the third regions having a width narrower than that of the second region. The device also includes a first electrode and a second electrode. In the device, a direction in which a longitudinal direction of the third regions are projected onto a (0001) plane of the layer has an angle of 90±30 degrees with respect to a <11-20> direction of the layer.
    Type: Application
    Filed: February 28, 2011
    Publication date: March 8, 2012
    Applicant: KABUSHIKI KAISHA TOSHIBA
    Inventors: MAKOTO MIZUKAMI, JOHJI NISHIO
  • Publication number: 20120056196
    Abstract: A semiconductor device according to an embodiment includes a first-conductive-type semiconductor substrate; a first-conductive-type first semiconductor layer formed on the semiconductor substrate, and having an impurity concentration lower than that of the semiconductor substrate; a second-conductive-type second semiconductor layer epitaxially formed on the first semiconductor layer; and a second-conductive-type third semiconductor layer epitaxially formed on the second semiconductor layer, and having an impurity concentration higher than that of the second semiconductor layer. The semiconductor device also includes a recess formed in the third semiconductor layer, and at least a corner portion of a side face and a bottom surface is located in the second semiconductor layer.
    Type: Application
    Filed: February 24, 2011
    Publication date: March 8, 2012
    Applicant: Kabushiki Kaisha Toshiba
    Inventors: Chiharu Ota, Takashi Shinohe, Makoto Mizukami, Johji Nishio
  • Publication number: 20120057386
    Abstract: A semiconductor element 100 including an MISFET according to the present invention is characterized by having diode characteristics in a reverse direction through an epitaxial channel layer 50. The semiconductor element 100 includes a silicon carbide semiconductor substrate 10 of a first conductivity type, a semiconductor layer 20 of the first conductivity type, a body region 30 of a second conductivity type, a source region 40 of the first conductivity type, an epitaxial channel layer 50 in contact with the body region, a source electrode 45, a gate insulating film 60, a gate electrode 65 and a drain electrode 70. If the voltage applied to the gate electrode of the MISFET is smaller than a threshold voltage, the semiconductor element 100 functions as a diode in which current flows from the source electrode 45 to the drain electrode 70 through the epitaxial channel layer 50.
    Type: Application
    Filed: April 28, 2010
    Publication date: March 8, 2012
    Applicant: PANASONIC CORPORATION
    Inventors: Kazuhiro Adachi, Osamu Kusumoto, Masao Uchida, Koichi Hashimoto, Shun Kazama
  • Publication number: 20120056174
    Abstract: An OLED apparatus including a substrate with a lower active layer thereon and including an oxide semiconductor for generating current in response to light; an etching prevention layer on an upper portion of the lower active layer and including a contact hole; a source/drain electrode on the etching prevention layer and electrically connected to the lower active layer through the contact hole; an upper charging electrode on the etching prevention layer and overlapping the lower active layer; a light emitting layer contacting the upper charging electrode for generating light; and a cathode electrode facing the upper charging electrode, wherein the light emitting layer is configured to be driven and emit light in response to a driving voltage applied to the upper charging electrode, and the lower active layer is configured to store current in the oxide semiconductor in response to the driving voltage applied to the upper charging electrode.
    Type: Application
    Filed: August 24, 2011
    Publication date: March 8, 2012
    Inventors: Mu-Gyeom Kim, Chang-Mo Park
  • Publication number: 20120056203
    Abstract: A JFET, which is a semiconductor device allowing for reduced manufacturing cost, includes: a silicon carbide substrate; an active layer made of single-crystal silicon carbide and disposed on one main surface of the silicon carbide substrate; a source electrode disposed on the active layer; and a drain electrode formed on the active layer and separated from the source electrode. The silicon carbide substrate includes: a base layer made of single-crystal silicon carbide, and a SiC layer made of single-crystal silicon carbide and disposed on the base layer. The SiC layer has a defect density smaller than that of the base layer.
    Type: Application
    Filed: April 27, 2010
    Publication date: March 8, 2012
    Applicant: Sumitomo Electric Industries, Ltd.
    Inventors: Kazuhiro Fujikawa, Shin Harada, Taro Nishiguchi, Makoto Sasaki, Yasuo Namikawa, Shinsuke Fujiwara
  • Patent number: 8129725
    Abstract: A semiconductor sensor determines physical and/or chemical properties of a medium, in particular a pH sensor. The semiconductor sensor has an electronic component with a sensitive surface, said component being constructed for its part on the basis of semiconductors with a large band gap (wide-gap semiconductor). The sensitive surface is provided at least in regions with a functional layer sequence which has an ion-sensitive surface. The functional layer sequence has at least one layer which is impermeable at least for the medium and/or the materials or ions to be determined.
    Type: Grant
    Filed: August 8, 2006
    Date of Patent: March 6, 2012
    Assignee: MicroGan GmbH
    Inventors: Mike Kunze, Ingo Daumiler
  • Publication number: 20120049181
    Abstract: Provided are a composition for an oxide semiconductor, a method of preparing the composition, methods of forming an oxide semiconductor thin film and an electronic device using the composition. The composition for an oxide semiconductor includes a tin compound, a zinc compound, and a low electronegativity metal compound containing a metal with an electronegativity lower than zinc.
    Type: Application
    Filed: May 24, 2011
    Publication date: March 1, 2012
    Applicant: Industry-Academic Cooperation Foundation, Yonsei University
    Inventors: Hyun Jae KIM, You Seung RIM, Dong Lim KIM
  • Publication number: 20120049182
    Abstract: A nitride-based compound semiconductor includes an atom of at least one group-III element selected from the group consisting of Al, Ga, In, and B, a nitrogen atom, and a metal atom that forms a compound by bonding with an interstitial atom of the at least one group-III element. The metal atom is preferably iron or nickel, A doping concentration of the metal atom is preferably equal to a concentration of the interstitial atom of the at least one group-III element.
    Type: Application
    Filed: July 12, 2011
    Publication date: March 1, 2012
    Applicant: ADVANCED POWER DEVICE RESEARCH ASSOCIATION
    Inventor: Masayuki IWAMI
  • Publication number: 20120049160
    Abstract: The disclosed field-effect transistor has a graphene channel, and does not exhibit ambipolar properties. Specifically, the field-effect transistor has a semi-conducting substrate; a channel including a graphene layer disposed on the aforementioned semiconductor substrate; a source electrode and drain electrode comprising a metal; and a gate electrode. The aforementioned channel and the aforementioned source and drain electrodes comprising a metal are connected via a semiconductor layer.
    Type: Application
    Filed: April 1, 2010
    Publication date: March 1, 2012
    Inventors: Eiichi Sano, Taiichi Otsuji
  • Publication number: 20120049324
    Abstract: The present disclosure is directed to a thin film resistor having a first resistor layer having a first temperature coefficient of resistance and a second resistor layer on the first resistor layer, the second resistor layer having a second temperature coefficient of resistance different from the first temperature coefficient of resistance. The first temperature coefficient of resistance may be positive while the second temperature coefficient of resistance is negative. The first resistor layer may have a thickness in the range of 50 and 150 angstroms and the second resistor layer may have a thickness in the range of 20 and 50 angstroms.
    Type: Application
    Filed: August 24, 2010
    Publication date: March 1, 2012
    Applicant: STMICROELECTRONICS ASIA PACIFIC PTE, LTD.
    Inventors: Olivier Le Neel, Calvin Leung
  • Publication number: 20120051118
    Abstract: A memory device in which data can be retained for a long time is provided. The memory device includes a memory element and a transistor which functions as a switching element for controlling supply, storage, and release of electrical charge in the memory element. The transistor includes a second gate electrode for controlling the threshold voltage in addition to a normal gate electrode. Further, the off-state current of the transistor is extremely low because an active layer thereof includes an oxide semiconductor. In the memory device, data is stored not by injection of electrical charge to a floating gate surrounded by an insulating film at high voltage but by control of the amount of electrical charge of the memory element through the transistor whose off-state current is extremely low.
    Type: Application
    Filed: August 23, 2011
    Publication date: March 1, 2012
    Applicant: SEMICONDUCTOR ENERGY LABORATORY CO., LTD.
    Inventors: Shunpei YAMAZAKI, Jun KOYAMA
  • Publication number: 20120049189
    Abstract: It is an object to manufacture a semiconductor device in which a transistor including an oxide semiconductor has normally-off characteristics, small fluctuation in electric characteristics, and high reliability. First, first heat treatment is performed on a substrate, a base insulating layer is formed over the substrate, an oxide semiconductor layer is formed over the base insulating layer, and the step of performing the first heat treatment to the step of forming the oxide semiconductor layer are performed without exposure to the air. Next, after the oxide semiconductor layer is formed, second heat treatment is performed. An insulating layer from which oxygen is released by heating is used as the base insulating layer.
    Type: Application
    Filed: July 22, 2011
    Publication date: March 1, 2012
    Applicant: SEMICONDUCTOR ENERGY LABORATORY CO., LTD.
    Inventors: Toshinari SASAKI, Hitomi SATO, Kosei NODA, Yuta ENDO, Mizuho IKARASHI, Keitaro IMAI, Atsuo ISOBE, Yutaka OKAZAKI
  • Publication number: 20120049317
    Abstract: A semiconductor-on-insulator structure includes a buried dielectric layer interposed between a base semiconductor substrate and a surface semiconductor layer. The buried dielectric layer comprises an oxide material that includes a nitrogen gradient that peaks at the interface of the buried dielectric layer with at least one of the base semiconductor substrate and surface semiconductor layer. The interface of the buried dielectric layer with the at least one of the base semiconductor substrate and surface semiconductor layer is abrupt, providing a transition in less than about 5 atomic layer thickness, and having less than about 10 angstroms RMS interfacial roughness. A second dielectric layer comprising an oxide dielectric material absent nitrogen may be located interposed between the buried dielectric layer and the surface semiconductor layer.
    Type: Application
    Filed: November 7, 2011
    Publication date: March 1, 2012
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Anthony I. Chou, Toshiharu Furukawa, Wilfried Haensch, Zhibin Ren, Dinkar V. Singh, Jeffrey W. Sleight
  • Publication number: 20120043556
    Abstract: A method for depositing epitaxial films of silicon carbon (Si:C). In one embodiment, the method includes depositing an n-type doped silicon carbon (Si:C) semiconductor material on a semiconductor deposition surface using a deposition gas precursor composed of a silane containing gas precursor, a carbon containing gas precursor, and an n-type gas dopant source. The deposition gas precursor is introduced to the semiconductor deposition surface with a hydrogen (H2) carrier gas. The method for depositing epitaxial films may include an etch reaction provided by hydrogen chloride (HCl) gas etchant and a hydrogen (H2) carrier gas.
    Type: Application
    Filed: August 20, 2010
    Publication date: February 23, 2012
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Abhishek Dube, Ashima B. Chakravarti, Jinghong H. Li, Rainer Loesing, Dominic J. Schepis
  • Publication number: 20120037902
    Abstract: The invention includes a dielectric mode from ALD-type methods in which two or more different precursors are utilized with one or more reactants to form the dielectric material. In particular aspects, the precursors are aluminum and hafnium and/or zirconium for materials made from a hafnium precursor, the hafnium oxide is predominantly in a tetragonal crystalline phase.
    Type: Application
    Filed: October 25, 2011
    Publication date: February 16, 2012
    Applicant: Round Rock Research, LLC
    Inventors: Cancheepuram V. Srividya, Noel Rocklein, John Vernon, Jeff Nelson, F. Daniel Gealy, David Korn
  • Publication number: 20120037901
    Abstract: The present invention provides highly-stable oxide semiconductors which make it possible to provide devices having an excellent stability. The oxide semiconductor according to the present invention is an amorphous oxide semiconductor including at least one of indium (In), zinc (Zn), and Tin (Sn) and at least one of an alkaline metal or an alkaline earth metal having an ionic radius greater than that of gallium (Ga), and oxygen.
    Type: Application
    Filed: April 24, 2009
    Publication date: February 16, 2012
    Applicants: CAMBRIDGE ENTERPRISE LTD., PANASONIC CORPORATION
    Inventors: Kiyotaka Mori, Henning Sirringhaus, Kulbinder Kumar Banger, Rebecca Lorenz Peterson
  • Publication number: 20120037897
    Abstract: (1) Disclosed is a thin film transistor comprising elements, namely a source electrode, a drain electrode, a gate electrode, a channel layer and a gate insulating film, said thin film transistor being characterized in that the channel layer is formed of an indium oxide film that is doped with tungsten and zinc and/or tin. (2) Disclosed is a bipolar thin film transistor comprising elements, namely a source electrode, a drain electrode, a gate electrode, a channel layer and a gate insulating film, said bipolar thin film transistor being characterized in that the channel layer is a laminate of an organic material film and a metal oxide film that contains indium doped with at least one of tungsten, tin or titanium and has an electrical resistivity that is controlled in advance.
    Type: Application
    Filed: April 16, 2010
    Publication date: February 16, 2012
    Applicant: BRIDGESTONE CORPORATION
    Inventors: Osamu Shiino, Kaoru Sugie, Yoshinori Iwabuchi
  • Patent number: 8115201
    Abstract: One of the objects of the present invention is to provide a thin film transistor using an oxide semiconductor film containing indium (In), gallium (Ga), and zinc (Zn), in which the contact resistance between the oxide semiconductor layer and a source and drain electrodes is reduced, and to provide a method for manufacturing the thin film transistor. An ohmic contact is formed by intentionally providing a buffer layer having a higher carrier concentration than the IGZO semiconductor layer between the IGZO semiconductor layer and the source and drain electrode layers.
    Type: Grant
    Filed: August 5, 2009
    Date of Patent: February 14, 2012
    Assignee: Semiconductor Energy Laboratory Co., Ltd.
    Inventors: Shunpei Yamazaki, Hidekazu Miyairi, Akiharu Miyanaga, Kengo Akimoto, Kojiro Shiraishi
  • Patent number: 8115203
    Abstract: An infrared photodiode structure is provided. The infrared photodiode structure includes a doped semiconductor layer having ions of certain conductivity. An active photodetecting region is positioned on the doped semiconductor layer for detecting an infrared light signal. The active photodetecting region includes one or more amorphous semiconductor materials so as to allow for high signal-to-noise ratio being achieved by invoking carrier hopping and band conduction, under dark and illuminated conditions.
    Type: Grant
    Filed: January 26, 2009
    Date of Patent: February 14, 2012
    Assignee: Massachusetts Institute of Technology
    Inventors: Juejun Hu, Anuradha Agarwal, Lionel C. Kimerling
  • Publication number: 20120032164
    Abstract: In a semiconductor device which conducts multilevel writing operation and a driving method thereof, a signal line for controlling on/off of a writing transistor for conducting a writing operation on a memory cell using a transistor including an oxide semiconductor layer is disposed along a bit line, and a multilevel writing operation is conducted with use of, also in a writing operation, a voltage which is applied to a capacitor at a reading operation. Because an oxide semiconductor material that is a wide gap semiconductor capable of sufficiently reducing off-state current of a transistor is used, data can be held for a long period.
    Type: Application
    Filed: August 2, 2011
    Publication date: February 9, 2012
    Applicant: SEMICONDUCTOR ENERGY LABORATORY CO., LTD.
    Inventor: Tatsuya Ohnuki
  • Publication number: 20120032150
    Abstract: Semiconductor component comprising: a silicon containing layer (1), at least one graphene layer (3, 3?, 3?, 3?41 ), and a functional layer (2, 2?, 2?, 2??) between the silicon containing layer (1) and the graphene layer (3, 3?, 3?, 3??), wherein the at least one graphene layer (3?, 3?, 3??) is deposited directly on the functional layer (2, 2?, 2?, 2??) to form a layer system (6, 6?, 6?, 6??) with the functional layer (2, 2?, 2?, 2??) , and the functional layer (2, 2?, 2?, 2??) includes at least one dielectric material having a dielectric constant k in a range between K=3 to K=400, and a conductance of the functional layer (2, 2?, 2?, 2??) in the layer system (6, 6?, 6?, 6??) is below a conductance of the graphene layer (3, 3?, 3?, 3??).
    Type: Application
    Filed: June 29, 2011
    Publication date: February 9, 2012
    Inventors: Gunther Lippert, Grzegorz Lupina, Olaf Seifarth, Marvin Zöllner, Hans-Joachim Thieme
  • Publication number: 20120033483
    Abstract: A memory cell includes a capacitor, a first transistor, and a second transistor whose off-state current is smaller than that of the first transistor. The first transistor has higher switching speed than the second transistor. The first transistor, the second transistor, and the capacitor are electrically connected in series. Accumulation of charge in the capacitor and release of charge from the capacitor are performed through the first transistor and the second transistor. In this manner, the power consumption of the semiconductor device can be reduced and data can be written and read at higher speed.
    Type: Application
    Filed: July 28, 2011
    Publication date: February 9, 2012
    Applicant: SEMICONDUCTOR ENERGY LABORATORY CO., LTD.
    Inventor: Jun Koyama
  • Publication number: 20120032306
    Abstract: A method for patterning a semiconductor surface is specified. A photoresist is applied to an outer area of a second semiconductor wafer. A surface of the photoresist that is remote from the second semiconductor wafer is patterned by impressing a patterned surface of the first wafer into the photoresist. A patterning method is applied to the surface of the photoresist, wherein a structure applied on the photoresist is transferred at least in places to the outer area of the second semiconductor wafer.
    Type: Application
    Filed: January 22, 2010
    Publication date: February 9, 2012
    Applicant: OSRAM Opto Semiconductors GmbH
    Inventors: Elmar Baur, Bernd Böhm, Alexander Heindl, Patrick Rode, Matthias Sabathil
  • Publication number: 20120025269
    Abstract: A semiconductor structure comprises a substrate and a metal layer disposed over the substrate. The metal layer comprises a first electrical trace and a second electrical trace. The semiconductor structure comprises a conductive pillar disposed directly on and in electrical contact with the first electrical trace; and a dielectric layer selectively disposed between the metal layer and the conductive pillar. The dielectric layer electrically isolates the second electrical trace from the pillar.
    Type: Application
    Filed: July 29, 2010
    Publication date: February 2, 2012
    Applicant: Avago Technologies Wireless IP (Singapore) Pte. Ltd.
    Inventors: Ray Parkhurst, Tarak Railkar, William Snodgrass
  • Publication number: 20120018719
    Abstract: A phototransistor includes a substrate, a gate layer, a dielectric layer, an active layer, a source and a drain, and a light absorption layer. The gate layer is disposed on a top of the substrate, and the dielectric layer is disposed on a top of the gate layer. The active layer has a first bandgap and is disposed on a top of the dielectric layer, and the source and the drain are disposed on a top of the active layer. The light absorption layer has a second bandgap and is capped on the active layer, and the second bandgap is smaller than the first bandgap.
    Type: Application
    Filed: February 15, 2011
    Publication date: January 26, 2012
    Applicant: NATIONAL CHIAO TUNG UNIVERSITY
    Inventors: HSIAO-WEN ZAN, HSIN-FEI MENG, CHUANG-CHUANG TSAI, WEI-TSUNG CHEN, YU-CHIANG CHAO
  • Publication number: 20120018739
    Abstract: The present invention provides a body contact device structure and a method for manufacturing the same. According to the present invention, an opening is formed by removing one end of a dummy gate stack after forming the dummy gate stack, wherein a residual portion of the dummy gate stack is a body stack comprising a body pile-up layer that directly contacts a substrate. Next, a replacement gate stack is formed in the opening, and then a body contact is formed on the body pile-up layer in the body stack. The body contact device structure formed by the method of the present invention effectively reduces the parasitic effects and the device area, and improves the performance of the device structure.
    Type: Application
    Filed: September 25, 2010
    Publication date: January 26, 2012
    Applicant: INSTITUTE OF MICROELECTRONICS-CHINESE ACADEMY OF SCIENCES
    Inventors: Qingqing Liang, Huicai Zhong
  • Publication number: 20120018735
    Abstract: A semiconductor device includes a source electrode and a drain electrode formed on an active region of the semiconductor layer, a gate electrode formed on the active region of the semiconductor layer, a first insulating film formed on the semiconductor layer and covering the gate electrode, the first insulating film having a step portion following a shape of the gate electrode, a first field plate formed on the insulating film and located between the gate electrode and the drain electrode and separated from the step portion, a second insulating film formed on the first insulating film to cover the step portion and the first field plate, and a shield electrode formed on the second insulating film, the shield electrode extending from a portion located above the first field plate and a portion located above the gate electrode.
    Type: Application
    Filed: July 19, 2011
    Publication date: January 26, 2012
    Applicant: SUMITOMO ELECTRIC DEVICE INNOVATIONS, INC.
    Inventor: Kazuaki ISHII
  • Publication number: 20120018718
    Abstract: A self-aligned top-gate thin film transistor and a fabrication method thereof. The method includes preparing a substrate having sequentially formed thereon an oxide semiconductor layer, a dielectric layer, and a metallic layer, wherein the oxide semiconductor layer includes first and second connecting regions that are not covered by the dielectric layer and the metallic layer thereon respectively, the first and second connecting regions having a property of a conductor after undergone a heating process or an ultraviolet irradiation; and a source electrode and a drain electrode formed on the substrate and connected to the first and second connecting regions, respectively. Therefore, the contact resistance of the first and second connecting regions can be reduced without the process of ion dopants as required by prior art techniques, thereby simplifying the manufacturing process. Also, the source electrode and the drain electrode can be exactly relocated and further increase performance of the device.
    Type: Application
    Filed: November 26, 2010
    Publication date: January 26, 2012
    Applicant: National Chiao Tung University
    Inventors: Hsiao-Wen Zan, Wei-Tsung Chen, Cheng-Wei Chou, Chuang-Chuang Tsai
  • Patent number: 8101980
    Abstract: Provided is a graphene device and a method of manufacturing the same. The graphene device may include an upper oxide layer on at least one embedded gate, and a graphene channel and a plurality of electrodes on the upper oxide layer. The at least one embedded gate may be formed on the substrate. The graphene channel may be formed on the plurality of electrodes, or the plurality of electrodes may be formed on the graphene channel.
    Type: Grant
    Filed: August 25, 2010
    Date of Patent: January 24, 2012
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jin-seong Heo, Sun-ae Seo, Dong-chul Kim, Yun-sung Woo, Hyun-jong Chung
  • Publication number: 20120012835
    Abstract: A top gate and bottom gate thin film transistor (TFT) are provided with an associated fabrication method. The TFT is fabricated from a substrate, and an active metal oxide semiconductor (MOS) layer overlying the substrate. Source/drain (S/D) regions are formed in contact with the active MOS layer. A channel region is interposed between the S/D regions. The TFT includes a gate electrode, and a gate dielectric interposed between the channel region and the gate electrode. The active MOS layer may be ZnOx, InOx, GaOx, SnOx, or combinations of the above-mentioned materials. The active MOS layer also includes a primary dopant such as H, K, Sc, La, Mo, Bi, Ce, Pr, Nd, Sm, Dy, or combinations of the above-mentioned dopants. The active MOS layer may also include a secondary dopant.
    Type: Application
    Filed: July 14, 2010
    Publication date: January 19, 2012
    Inventors: Gregory Herman, Jer-shen Maa, Kanan Puntambekar, Apostolos T. Voutsas
  • Patent number: 8097878
    Abstract: Nonvolatile memory elements are provided that have resistive switching metal oxides. The nonvolatile memory elements may be formed by depositing a metal-containing material on a silicon-containing material. The metal-containing material may be oxidized to form a resistive-switching metal oxide. The silicon in the silicon-containing material reacts with the metal in the metal-containing material when heat is applied. This forms a metal silicide lower electrode for the nonvolatile memory element. An upper electrode may be deposited on top of the metal oxide. Because the silicon in the silicon-containing layer reacts with some of the metal in the metal-containing layer, the resistive-switching metal oxide that is formed is metal deficient when compared to a stoichiometric metal oxide formed from the same metal.
    Type: Grant
    Filed: March 5, 2007
    Date of Patent: January 17, 2012
    Assignee: Intermolecular, Inc.
    Inventors: Nitin Kumar, Jinhong Tong, Chi-I Lang, Tony Chiang, Prashant B. Phatak
  • Publication number: 20120001196
    Abstract: Provided are a light emitting device, a method of manufacturing the same, a light emitting device package, and a lighting system. The light emitting device includes: a light emitting structure layer including a first conductive semiconductor layer, an active layer, and a second conductive semiconductor layer; an oxide protrusion disposed on at least a portion of the second conducive semiconductor layer; and a current spreading layer on the second conductive semiconductor layer and the oxide protrusion.
    Type: Application
    Filed: July 1, 2011
    Publication date: January 5, 2012
    Applicant: LG INNOTEK CO., LTD.
    Inventors: Kwang Ki CHOI, Hwan Hee JEONG, Ji hyung MOON, Sang Youl LEE, June O SONG, Se Yeon JUNG, Tae Yeon SEONG
  • Publication number: 20110315996
    Abstract: Disclosed are a semiconductor device, a light emitting device, and a method of manufacturing the same. The semiconductor device includes a substrate, a plurality of rods aligned on the substrate, a metal layer disposed on the substrate between the rods, and a semiconductor layer disposed on and between the rods. Electrical and optical characteristics of the semiconductor device are improved due to the metal layer.
    Type: Application
    Filed: July 29, 2009
    Publication date: December 29, 2011
    Inventors: Yong Jin Kim, Dong Kun Lee, Doo Soo Kim
  • Publication number: 20110315218
    Abstract: The instant invention is directed to a method of manufacturing a semiconductor device, e.g., a solar cell, with an electrode formed from a thick film conductive composition comprising electrically conductive material, rhodium-containing additive, one or more glass frits, and an organic medium and to devices comprising such an electrode.
    Type: Application
    Filed: September 1, 2011
    Publication date: December 29, 2011
    Applicant: E.I. DU PONT DE NEMOURS AND COMPANY
    Inventor: Alan Frederick Carroll
  • Publication number: 20110317500
    Abstract: Disclosed is a semiconductor device having a memory cell which comprises a transistor having a control gate and a storage gate. The storage gate comprises an oxide semiconductor and is able to be a conductor and an insulator depending on the potential of the storage gate and the potential of the control gate. Data is written by setting the potential of the control gate to allow the storage gate to be a conductor, supplying a potential of data to be stored to the storage gate, and setting the potential of the control gate to allow the storage gate to be an insulator. Data is read by supplying a potential for reading to a read signal line connected to one of a source and a drain of the transistor and detecting the change in potential of a bit line connected to the other of the source and the drain.
    Type: Application
    Filed: June 22, 2011
    Publication date: December 29, 2011
    Applicant: SEMICONDUCTOR ENERGY LABORATORY CO., LTD.
    Inventors: Hideki Uochi, Koichiro Kamata
  • Publication number: 20110316003
    Abstract: Silicon carbide substrate wafers are prepared by transferring a monocrystalline silicon layer from a donor wafer onto a handle wafer, the silicon layer being implanted with carbon and annealed to form a monocrystalline SiC layer prior to or after transfer of the silicon layer.
    Type: Application
    Filed: September 6, 2011
    Publication date: December 29, 2011
    Applicant: Siltronic AG
    Inventors: Brian Murphy, Reinhold Wahlich
  • Publication number: 20110316494
    Abstract: According to an embodiment of the invention, there is provided a switching power supply device including an integrated body and a plurality of external terminals. In the integrated body, a first switching element, a constant current element, and a diode are connected in series. The plurality of external terminals include a first external terminal connected to a main terminal of an element disposed on one end side of the integrated body and a second external terminal connected to a main terminal of an element disposed on another end side of the integrated body.
    Type: Application
    Filed: June 27, 2011
    Publication date: December 29, 2011
    Applicant: TOSHIBA LIGHTING & TECHNOLOGY CORPORATION
    Inventors: Noriyuki Kitamura, Yuji Takahashi, Koji Suzuki, Koji Takahashi, Toru Ishikita
  • Publication number: 20110316043
    Abstract: Thin group IV semiconductor structures are provided comprising a thin Si substrate and a second region formed directly on the Si substrate, where the second region comprises either (i) a Ge1-xSnx layer; or (ii) a Ge layer having a threading dislocation density of less than about 105/cm2, and the effective bandgap of the second region is less than the effective bandgap of the Si substrate. Further, methods for preparing the thin group IV semiconductor structures are provided. Such structures are useful, for example, as components of solar cells.
    Type: Application
    Filed: September 16, 2009
    Publication date: December 29, 2011
    Applicant: Arizona Board of Regents
    Inventors: John Kouvetakis, Jose Menendez
  • Publication number: 20110315953
    Abstract: A method of forming a semiconductor is provided and includes patterning a pad and a nanowire onto a wafer, the nanowire being substantially perpendicular with a pad sidewall and substantially parallel with a wafer surface and epitaxially growing on an outer surface of the nanowire a secondary layer of semiconductor material, which is lattice mismatched with respect to a material of the nanowire and substantially free of defects.
    Type: Application
    Filed: June 28, 2010
    Publication date: December 29, 2011
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Sarunya Bangsaruntip, Mikael Bjoerk, Guy M. Cohen, Heike E. Riel, Heinz Schmid
  • Publication number: 20110309400
    Abstract: A nitride semiconductor device includes a first nitride semiconductor layer having a C-plane as a growth surface, and unevenness in an upper surface; and a second nitride semiconductor layer formed on the first nitride semiconductor layer to be in contact with the unevenness, and having p-type conductivity. The second nitride semiconductor layer located directly on a sidewall of the unevenness has a p-type carrier concentration of 1×1018/cm3 or more.
    Type: Application
    Filed: September 1, 2011
    Publication date: December 22, 2011
    Applicant: PANASONIC CORPORATION
    Inventors: Yasuyuki FUKUSHIMA, Tetsuzo Ueda
  • Publication number: 20110309375
    Abstract: A semiconductor device includes semiconductor elements mounted on a heat spreader, lead frames connected to the semiconductor elements, and a molding resin which holds them and forms a housing. Upper portions and side surfaces of the semiconductor elements are covered with an organic thin film which is formed between the semiconductor elements and the molding resin.
    Type: Application
    Filed: March 2, 2011
    Publication date: December 22, 2011
    Applicant: MITSUBISHI ELECTRIC CORPORATION
    Inventor: Hajime KATO
  • Publication number: 20110309356
    Abstract: A method for forming a SnO-containing semiconductor film includes a first step of forming a SnO-containing film; a second step of forming an insulator film composed of an oxide or a nitride on the SnO-containing film to provide a laminated film including the SnO-containing film and the insulator film; and a third step of subjecting the laminated film to a heat treatment.
    Type: Application
    Filed: March 1, 2010
    Publication date: December 22, 2011
    Applicant: CANON KABUSHIKI KAISHA
    Inventors: Hisato Yabuta, Nobuyuki Kaji, Ryo Hayashi
  • Publication number: 20110309360
    Abstract: There is provided a process for forming a layer of electroactive material having a substantially flat profile. The process includes: providing a workpiece having at least one active area; depositing a liquid composition including the electroactive material onto the workpiece in the active area, to form a wet layer; treating the wet layer on the workpiece at a controlled temperature in the range of ?25 to 80° C. and under a vacuum in the range of 10?6 to 1,000 Torr, for a first period of 1-100 minutes, to form a partially dried layer; heating the partially dried layer to a temperature above 100° C. for a second period of 1-50 minutes to form a dried layer.
    Type: Application
    Filed: March 8, 2010
    Publication date: December 22, 2011
    Applicant: E.I. DU PONT DE NEMOURS AND COMPANY
    Inventors: Reid John Chesterfield, Justin Butler, Paul Anthony Sant
  • Patent number: 8080863
    Abstract: A conventional semiconductor device, for example, a lateral PNP transistor has a problem that it is difficult to obtain a desired current-amplification factor while maintaining a breakdown voltage characteristic without increasing the device size. In a semiconductor device, that is a lateral PNP transistor, according to the present invention, an N type epitaxial layer is formed on a P type single crystal silicon substrate. The epitaxial layer is used as a base region. Moreover, molybdenum (Mo) is diffused in the substrate and the epitaxial layer. With this structure, the base current is adjusted, and thereby a desired current-amplification factor (hFE) of the lateral PNP transistor is achieved.
    Type: Grant
    Filed: July 27, 2007
    Date of Patent: December 20, 2011
    Inventors: Keiji Mita, Yasuhiro Tamada, Kentaro Ooka
  • Publication number: 20110303291
    Abstract: There is disclosed a method of forming layers of either GaAs or germanium materials such as SiGe. The germanium material, for example, may be epitaxially grown on a GaAs surface. Layer transfer is used to transfer the germanium material, along with some residual GaAs, to a receiver substrate. The residual GaAs may be then removed by selective etching, with the boundary between the GaAs and the germanium material providing an etch stop.
    Type: Application
    Filed: February 17, 2010
    Publication date: December 15, 2011
    Inventor: Robert Cameron Harper
  • Publication number: 20110297963
    Abstract: A silicon carbide semiconductor device is provided that includes a semiconductor layer made of silicon carbide and having a surface with a trench having a sidewall formed of a crystal plane tilted at an angle in a range of not less than 50° and not more than 65° relative to the {0001} plane, and an insulating film formed to contact the sidewall of the trench. A maximum value of the nitrogen concentration in a region within 10 nm from the interface between the sidewall of the trench and the insulating film is not less than 1×1021 cm?3, and the semiconductor device has a channel direction in a range of ±10° relative to the direction orthogonal to the <?2110> direction in the sidewall of the trench. A method of manufacturing the silicon carbide semiconductor device is also provided.
    Type: Application
    Filed: January 27, 2010
    Publication date: December 8, 2011
    Applicant: SUMITOMO ELECTRIC INDUSTRIES, LTD.
    Inventors: Misako Honaga, Shin Harada
  • Publication number: 20110297964
    Abstract: An AC switch includes a first compound semiconductor MOSFET and a second compound semiconductor MOSFET whose sources are connected with each other, a first output terminal connected to the drain of the first compound semiconductor MOSFET, and a second output terminal connected to the drain of the second compound semiconductor MOSFET. The withstand voltage between the first output terminal and the second output terminal in an off state is not less than 400 V. The resistance between the first output terminal and the second output terminal in an on state is not more than 20 m?.
    Type: Application
    Filed: June 2, 2011
    Publication date: December 8, 2011
    Applicant: ROHM CO., LTD.
    Inventor: Mineo MIURA
  • Publication number: 20110291012
    Abstract: A radiation detector of the present invention includes: a substrate; a first inclined thin film disposed on a first main surface of the substrate, the first inclined thin film having crystal planes serving as a factor in inducing anisotropy, and the crystal planes being aligned inclined to the first main surface; a second inclined thin film disposed on a second main surface of the substrate opposite to the first main surface, the second inclined thin film having crystal planes serving as a factor in inducing anisotropy, and the crystal planes being aligned inclined to the second main surface; a first electrode pair of electrodes disposed on the first inclined thin film, the electrodes being opposed to each other in a direction in which the crystal planes of the first inclined thin film are aligned inclined to the first main surface; and a second electrode pair of electrodes disposed on the second inclined thin film, the electrodes being opposed to each other in a direction in which the crystal planes of the s
    Type: Application
    Filed: July 25, 2011
    Publication date: December 1, 2011
    Applicant: Panasonic Corporation
    Inventors: Kohei TAKAHASHI, Tsutomu KANNO
  • Publication number: 20110291110
    Abstract: The silicon carbide semiconductor device includes a substrate, a drift layer, a base region, a source region, a trench, a gate insulating layer, a gate electrode, a source electrode, a drain electrode, and a deep layer. The deep layer is disposed under the base region and is located to a depth deeper than the trench. The deep layer is divided into a plurality of portions in a direction that crosses a longitudinal direction of the trench. The portions include a group of portions disposed at positions corresponding to the trench and arranged at equal intervals in the longitudinal direction of the trench. The group of portions surrounds corners of a bottom of the trench.
    Type: Application
    Filed: May 27, 2011
    Publication date: December 1, 2011
    Applicants: TOYOTA JIDOSHA KABUSHIKI KAISHA, DENSO CORPORATION
    Inventors: Naohiro SUZUKI, Hideo MATSUKI, Masahiro SUGIMOTO, Hidefumi TAKAYA, Jun MORIMOTO, Tsuyoshi ISHIKAWA, Narumasa SOEJIMA, Yukihiko WATANABE