Unipolar Device (epo) Patents (Class 257/E29.226)

  • Publication number: 20080093681
    Abstract: A semiconductor device includes: a semiconductor substrate; an isolation region formed on a semiconductor substrate, the top surface of the isolation region being located above the top surface of the semiconductor substrate; a fully silicided gate line continuously formed to cover part of the top surface of an active region of the semiconductor substrate surrounded by the isolation region and part of the top surface of the isolation region; and an insulative sidewall formed on a side of the gate line. The vertical length of a part of the sidewall on the isolation region is different from that of a part of the sidewall on the active region.
    Type: Application
    Filed: June 5, 2007
    Publication date: April 24, 2008
    Inventor: Yoshihiro Sato
  • Publication number: 20080087954
    Abstract: A semiconductor device includes a substrate (12), a first insulating layer (14) over a surface of the substrate (12), a layer of nanocrystals (13) over a surface of the first insulating layer (14), a second insulating layer (15) over the layer of nanocrystals (13). A nitriding ambient is applied to the second insulating layer (15) to form a barrier to further oxidation when a third insulating layer (22) is formed over the substrate (12). The nitridation of the second insulating layer (15) prevents oxidation or shrinkage of the nanocrystals and an increase in the thickness of the first insulating layer 14 without adding complexity to the process flow for manufacturing the semiconductor device (10).
    Type: Application
    Filed: December 12, 2007
    Publication date: April 17, 2008
    Applicant: Freescale Semiconductor, Inc.
    Inventors: Sangwoo Lim, Robert Steimle
  • Publication number: 20080083954
    Abstract: An object is to provide a semiconductor device mounted with memory which can be driven in the ranges of a current value and a voltage value which can be generated from a wireless signal. Another object is to provide write-once read-many memory to which data can be written anytime after manufacture of a semiconductor device. An antenna, antifuse-type ROM, and a driver circuit are formed over an insulating substrate. Of a pair of electrodes included in the antifuse-type ROM, the other of the pair of the electrodes is also formed through the same step and of the same material as a source electrode and a drain electrode of a transistor included in the driver circuit.
    Type: Application
    Filed: October 3, 2007
    Publication date: April 10, 2008
    Applicant: Semiconductor Energy Laboratory Co., Ltd.
    Inventor: Hajime Tokunaga
  • Publication number: 20080079082
    Abstract: A technique for and structures for camouflaging an integrated circuit structure and strengthen its resistance to reverse engineering. A plurality of transistors are formed in a semiconductor substrate, at least some of the transistors being of the type having sidewall spacers with LDD regions formed under the sidewall spacers. Transistors are programmably interconnected with ambiguous interconnection features, the ambiguous interconnection features each comprising a channel formed in the semiconductor substrate with preferably the same dopant density as the LDD regions, with selected ones of the channels being formed of a conductivity type supporting electrical communication between interconnected active regions and with other selected ones of the channels being formed of a conductivity type inhibiting electrical communication but ambiguously appearing to a reverse engineer as supporting electrical communication.
    Type: Application
    Filed: September 13, 2007
    Publication date: April 3, 2008
    Applicants: HRL LABORATORIES, LLC, Raytheon Company, Promtek
    Inventors: William M. Clark, Lap Wai Chow, Gavin Harbison, Paul Ouyang
  • Publication number: 20080079059
    Abstract: A non-volatile semiconductor memory device, which is intended to prevent data destruction by movements of electric charges between floating gates and thereby improve the reliability, includes element isolation/insulation films buried into a silicon substrate to isolate stripe-shaped element-forming regions. Formed on the substrate area floating gate via a first gate insulating film and further a control gate via a second gate insulating film. Source and drain diffusion layers are formed in self-alignment with control gates. The second gate insulating film on the floating gate is divided and separated together with the floating gate by slits above the element isolation/insulation films into discrete portions of individual memory cells. The select gate is formed with a STI recess process in advance locally in the select area.
    Type: Application
    Filed: April 20, 2007
    Publication date: April 3, 2008
    Applicant: Eon Silicon Solution Inc.
    Inventor: Yider Wu
  • Publication number: 20080079040
    Abstract: A transistor includes a semiconductor substrate including an active region defined by a device isolation layer, gate lines disposed at specified intervals on the active region of the semiconductor substrate, and trenches of a valley structure etched to a specified depth in the semiconductor substrate in contact with end portions of the gate lines.
    Type: Application
    Filed: June 5, 2007
    Publication date: April 3, 2008
    Applicant: HYNIX SEMICONDUCTOR INC.
    Inventor: Byung Ho Nam
  • Publication number: 20080073676
    Abstract: An n-channel MOS transistor and a p-channel MOS transistor are formed on a semiconductor substrate 100. The p-channel MOS transistor includes a gate electrode 102a, a first offset sidewall 103a formed on side surfaces of the gate electrode 102a so as to contain fine particles 110 of group IV semiconductor therein. The n-channel MOS transistor includes a gate electrode 102b and a second offset sidewall 103b formed on side surfaces of the gate electrode 102b. After ion implantation of group IV semiconductor, heat treatment is performed to form the fine particles 110, so that a thickness of the first offset sidewall 103a can be made larger than a thickness of the second offset sidewall 103b.
    Type: Application
    Filed: June 11, 2007
    Publication date: March 27, 2008
    Inventor: Shinji Takeoka
  • Publication number: 20080073683
    Abstract: A semiconductor memory device includes a semiconductor substrate having a first region and a second region, a transistor placed in the first region of the semiconductor substrate, a first insulating film formed on the semiconductor substrate in the first and second regions and on the transistor, a first ferroelectric capacitor formed on the first insulating film in the first region and electrically connected to the transistor, a hydrogen barrier film formed above the first ferroelectric capacitor and above the first insulating film in the first and second regions, a first contact penetrating the hydrogen barrier film in the first region and electrically connected to the first ferroelectric capacitor, and a second contact which penetrates the hydrogen barrier film in the second region and which is in a floating state.
    Type: Application
    Filed: November 16, 2007
    Publication date: March 27, 2008
    Inventors: Osamu HIDAKA, Iwao Kunishima, Hiroyuki Kanaya
  • Publication number: 20080073733
    Abstract: A semiconductor device includes a MIS transistor having a gate electrode which is fully silicided with metal. The edge parts of the gate electrode are lower in height than the other part thereof. Sidewall spacers are formed to cover the side and top surfaces of the edge parts of the gate electrode.
    Type: Application
    Filed: June 26, 2007
    Publication date: March 27, 2008
    Inventors: Chiaki Kudo, Yoshihiro Sato
  • Publication number: 20080073656
    Abstract: A low temperature polysilicon thin film transistor and method of manufacturing the same is provided. The low temperature polysilicon thin film transistor comprises a channel region. Among others, one feature of the method according to the present invention is the performance of a plasma treatment to adjust the threshold voltage of the low temperature polysilicon thin film transistor. Because the threshold voltage of the low temperature polysilicon thin film transistor can be adjusted through a plasma treatment, the manufacturing process is more flexible.
    Type: Application
    Filed: December 6, 2007
    Publication date: March 27, 2008
    Applicant: AU OPTRONICS CORPORATION
    Inventors: Chia-Tien Peng, Ming-Wei Sun
  • Publication number: 20080067603
    Abstract: A method of manufacturing a thin film transistor array panel, including: forming gate lines on a substrate; forming a gate insulating layer on the gate lines; forming semiconductor layers on the gate insulating layer; forming data lines and drain electrodes on the semiconductor layers; depositing a passivation layer on the data lines and the drain electrodes; forming a first photoresist layer including a first portion and a second portion that is thinner than the first portion on the passivation layer; forming a first preliminary contact hole exposing the data lines by etching the passivation layer by using the first photoresist layer as a mask; removing the second portion of the first photoresist; forming a first contact hole by expanding the first preliminary contact hole and opening portions by etching the passivation layer by using the first portion of the first photoresist layer as a mask; depositing a conductor layer; and forming pixel electrodes in the opening portions and a first contact assistant mem
    Type: Application
    Filed: April 3, 2007
    Publication date: March 20, 2008
    Inventors: Jong-Hyun Choung, Hong-Sick Park, Joo-Ae Yoon, Jeong-Min Park, Doo-Hee Jung, Sun-Young Hong, Bong-Kyun Kim, Won-Suk Shin, Byeong-Jin Lee
  • Publication number: 20080064156
    Abstract: In an nMOSFET, a gate electrode is formed by a silicide layer comprised of NiSi. In a surface layer of a Ge substrate on both sides of the gate electrode, NiGe layers which are germanide layers comprised of NiGe are formed. On junction interfaces between the NiGe layers and the Ge substrate, first layers are formed which are formed by segregating a predetermined atom with high concentration, and on an interface between the gate electrode and an insulation film, a second layer is formed which is formed by segregating the same atom as that of the first layer with high concentration.
    Type: Application
    Filed: April 26, 2007
    Publication date: March 13, 2008
    Applicant: FUJITSU LIMITED
    Inventor: Keiji Ikeda
  • Publication number: 20080048268
    Abstract: Semiconductor structures in which the gate electrode of a FinFET is masked from the process introducing dopant into the fin body of the FinFET to form source/drain regions and methods of fabricating such semiconductor structures. The gate doping, and hence the work function of the gate electrode, is advantageously isolated from the process that dopes the fin body to form the source/drain regions. The sidewalls of the gate electrode are covered by sidewall spacers that are formed on the gate electrode but not on the sidewall of the fin body.
    Type: Application
    Filed: October 25, 2007
    Publication date: February 28, 2008
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Louis Hsu, Jack Mandelman
  • Publication number: 20080048253
    Abstract: A semiconductor device includes a semiconductor substrate having an active region comprising a gate area, a bit line contact area and a storage node contact area. A recess is formed in the gate area and the bit line contact area. A gate is formed over the gate area and a portion of an isolation layer adjacent to the gate area. The gate includes a main gate in the gate area and a passing gate over the isolation layer. A first junction area is formed in the storage node contact area of the active region. A second junction area is formed in the bit line contact area of the active region. A first landing plug and a second landing plug are formed over the first junction area and the second junction area, respectively.
    Type: Application
    Filed: June 1, 2007
    Publication date: February 28, 2008
    Applicant: Hynix Semiconductor Inc.
    Inventor: Woo Kyung Sun
  • Publication number: 20080048217
    Abstract: A semiconductor device may include a gate pattern formed on a semiconductor substrate. At least one impurity region may be formed in the semiconductor substrate such that at least a portion of the at least one impurity region is disposed under the gate pattern. An epitaxial growth layer may be formed on the at least one impurity region. The epitaxial growth layer may include a first epitaxial growth portion spaced apart from the gate pattern and a second epitaxial growth portion extending toward the gate pattern from the first epitaxial growth portion.
    Type: Application
    Filed: April 25, 2007
    Publication date: February 28, 2008
    Inventors: Ki-Chul Kim, Hwa-Sung Rhee
  • Publication number: 20080048270
    Abstract: One or more impurities may be incorporated within a metal-containing layer of a metal-containing gate electrode to modify the work function of the metal-containing gate electrode of a transistor can affect the threshold voltage of the transistor. In one embodiment, the impurity can be used in a p-channel transistor to allow the work function of a metal-containing gate electrode to be closer to the valence band for silicon. In another embodiment, the impurity can be used in an n-channel transistor to allow the work function of a metal-containing gate electrode to be closer to the conduction band for silicon. In a particular embodiment, a boron-containing species is implanted into a metal-containing layer within the metal-containing gate electrode within a p-channel transistor, so that the metal-containing gate electrode has a work function closer to the valence band for silicon as compared to the metal-containing gate electrode without the boron-containing species.
    Type: Application
    Filed: October 30, 2007
    Publication date: February 28, 2008
    Applicant: FREESCALE SEMICONDUCTOR, INC.
    Inventors: Olubunmi Adetutu, David Gilmer, Philip Tobin
  • Publication number: 20080048219
    Abstract: A semiconductor device including a substrate-driven field-effect transistor with a lateral channel and a parallel-coupled Schottky diode, and a method of forming the same. In one embodiment, the substrate-driven field-effect transistor of the semiconductor device includes a conductive substrate having a first contact covering a substantial portion of a bottom surface thereof, and a lateral channel above the conductive substrate. The substrate-driven field-effect transistor also includes a second contact above the lateral channel and an interconnect that connects the lateral channel to the conductive substrate operable to provide a low resistance coupling between the first contact and the lateral channel. The semiconductor device also includes a Schottky diode parallel-coupled to the substrate-driven field-effect transistor. A first and second terminal of the Schottky diode are couplable to the first and second contacts, respectively, of the substrate drive field-effect transistor.
    Type: Application
    Filed: October 22, 2007
    Publication date: February 28, 2008
    Inventors: Berinder Brar, Wonill Ha
  • Publication number: 20080048237
    Abstract: A nonvolatile semiconductor memory device includes: a source-line-side diode an anode region that is connected to a source line; a bit-line-side diode a cathode region that is connected to a bit line; and memory cell string connected between a cathode region of the source-line-side diode and an anode region of the bit-line-side diode. The memory cell string includes a series connection of a plurality of memory cell transistors. The source-line-side diode is formed in a contact for connecting the source line and the memory cell string in a first direction perpendicular to a semiconductor substrate. The bit-line-side diode is formed in a contact for connecting the bit line and the memory cell string in the first direction.
    Type: Application
    Filed: July 26, 2007
    Publication date: February 28, 2008
    Applicant: KABUSHIKI KAISHA TOSHIBA
    Inventor: Yoshihisa IWATA
  • Publication number: 20080042172
    Abstract: A Semiconductor component having a space saving edge structure is disclosed. One embodiment provides a first side, a second side, an inner region, an edge region adjoining the inner region in a lateral direction of the semiconductor body, and a first semiconductor layer extending across the inner region and the edge region and having a basic doping of a first conductivity type. At least one active component zone of a second conductivity type, which is complementary to the first conductivity type, is disposed in the inner region in the first semiconductor layer. An edge structure is disposed in the edge region and includes at least one trench extending from the first side into the semiconductor body. An edge electrode is disposed in the trench, a dielectric layer is disposed in the trench between the edge electrode and the semiconductor body, a first edge zone of the second conductivity type adjoin the trench and are at least partially disposed below the trench.
    Type: Application
    Filed: August 3, 2007
    Publication date: February 21, 2008
    Applicant: INFINEON TECHNOLOGIES AUSTRIA AG
    Inventors: Franz Hirler, Ralf Siemieniec, Christian Geissler
  • Publication number: 20080042218
    Abstract: The semiconductor memory device which can suppress that the characteristics variation of a transistor increases in connection with microfabrication is offered. In the memory cell of the present invention, channel width of an access transistor is made larger than the channel width of a driver transistor about the relation of the channel width of an access transistor and a driver transistor. That is, since the access transistor can make channel area increase from the driver transistor designed with the minimum designed size, it becomes possible to suppress the increase in the characteristics variation of an access transistor.
    Type: Application
    Filed: August 9, 2007
    Publication date: February 21, 2008
    Inventors: Motoshige IGARASHI, Nobuo Tsuboi, Toshihumi Iwasaki, Koji Nii, Yasumasa Tsukamoto
  • Publication number: 20080036018
    Abstract: A method of fabricating spacers is provided. The method includes providing a substrate with a device structure formed thereon. The device structure comprises a gate structure and a pair of source/drain regions. Then, a spacer material layer is formed over the substrate to cover the substrate and the device structure. Thereafter, an etching process is performed to remove a portion of the spacer material layer so that spacers are formed on the respective sidewalls of the gate structure. After that, a plasma treatment step is performed to form a spacer protection layer on the surface of the substrate, the spacers and the gate structure.
    Type: Application
    Filed: October 18, 2007
    Publication date: February 14, 2008
    Inventors: Chuan-Kai Wang, Yi-Hsing Chen, Chia-Jui Liu, Juan-Yi Chen, Ming-Yi Lin
  • Publication number: 20080035972
    Abstract: The present invention extends the above referenced continuation-in-part application by in addition creating high quality electrical components, such as inductors, capacitors or resistors, on a layer of passivation or on the surface of a thick layer of polymer. In addition, the process of the invention provides a method for mounting discrete electrical components at a significant distance removed from the underlying silicon surface.
    Type: Application
    Filed: October 19, 2007
    Publication date: February 14, 2008
    Applicant: MEGICA CORPORATION
    Inventor: Mou-Shiung Lin
  • Publication number: 20080029826
    Abstract: The invention provides a semiconductor memory device which achieves memory size reduction. This memory is formed on a surface of a p-type silicon substrate, and includes an n-type impurity region serving as a cathode of a diode included in a memory cell and a word, a plurality of p-type impurity regions formed on a surface of the n-type impurity region at predetermined intervals and each serving as an anode of the diode, a bit line formed on the p-type silicon substrate and connected with the p-type impurity region, and a wiring layer provided in a lower layer than the bit line and connected with the n-type impurity region at predetermined intervals.
    Type: Application
    Filed: March 28, 2007
    Publication date: February 7, 2008
    Applicant: SANYO ELECTRIC CO., LTD.
    Inventors: Hiroyuki Suzuki, Koichi Yamada, Yutaka Yamada
  • Publication number: 20080031034
    Abstract: The memory cell comprises a field effect memory transistor comprising a nanowire covered by a type of memory molecules and an access transistor of the same type. A source of the access transistor is connected to a drain of the memory transistor. The nanowire of the access transistor and the nanowire of the memory transistor can be formed by a single nanowire having two ends respectively forming a drain of the access transistor and a source of the memory transistor. The memory device comprises a plurality of memory cells, an access transistor gate being connected to a word line and a memory transistor gate being connected to a write line.
    Type: Application
    Filed: May 15, 2007
    Publication date: February 7, 2008
    Applicant: COMMISSARIAT A L'ENERGIE ATOMIQUE
    Inventor: Antoine Jalabert
  • Publication number: 20080029822
    Abstract: A semiconductor device includes: an n-channel MIS transistor and a p-channel MIS transistor. An n-channel MIS transistor includes: a first gate insulating film having an amorphous layer or an epitaxial layer formed on a p-type semiconductor region between a first source/drain regions; and a first gate electrode having a stack structure formed with a first metal layer and a first compound layer. The first metal layer is formed on the first gate insulating film and made of a first metal having a work function of 4.3 eV or smaller, and the first compound layer is formed on the first metal layer and contains a compound of a second metal and a IV-group semiconductor. The second metal is different from the first metal. A p-channel MIS transistor includes a second gate electrode having a second compound layer containing a compound of the same composition as the first compound layer.
    Type: Application
    Filed: March 19, 2007
    Publication date: February 7, 2008
    Applicant: Kabushiki Kaisha Toshiba
    Inventors: Yoshinori TSUCHIYA, Masato KOYAMA, Masahiko YOSHIKI
  • Publication number: 20080023757
    Abstract: A semiconductor device includes an element isolation region formed in a semiconductor substrate, an active region surrounded by the element isolation region, and a gate electrode formed in one direction to cross the active region. The semiconductor substrate includes two gate trenches formed in parallel to a major axis direction of the active region in the active region, and a fin-shaped part which is located between the two gate trenches. The gate electrode is buried in the two gate trenches and formed on the fin-shaped part. The fin-shaped part serves as a channel region. A fin field effect transistor in which a width of the channel region is smaller than a gate length is thereby obtained.
    Type: Application
    Filed: July 9, 2007
    Publication date: January 31, 2008
    Inventor: Hiroshi Kujirai
  • Publication number: 20080023777
    Abstract: A dielectric material layer is formed over a workpiece, a metal layer is formed over the dielectric material layer, and a semiconductive material layer is formed over the metal layer. The workpiece is heated, causing a top portion of the metal layer to interact with the semiconductive material layer and causing a bottom portion of the metal layer to diffuse into the dielectric material layer. The metal layer portion that interacts with the semiconductive material layer forms a silicide, and the diffused metal layer portion forms a high dielectric constant gate material having a graded concentration of the metal from the metal layer. At least the semiconductive material layer and the dielectric material layer are patterned to form a gate and a gate dielectric of a transistor device. A source region and a drain region are formed in the workpiece proximate the gate and gate dielectric.
    Type: Application
    Filed: October 3, 2007
    Publication date: January 31, 2008
    Inventor: Hong-Jyh Li
  • Publication number: 20080023747
    Abstract: A semiconductor memory device includes a first substrate having at least one string including a first select transistor, a second select transistor, and first memory cells connected in series between the first and second select transistors of the first substrate. The semiconductor memory device further includes a second substrate having at least one string including a first select transistor, a second select transistor, and second memory cells connected in series between the first and second select transistors of the second substrate. The number of the first memory cells of the at least one string of the first substrate is different from a number of the second memory cells of the at least one string of the second substrate. For example, the number of second memory cells may be less than the number of first memory cells.
    Type: Application
    Filed: July 13, 2007
    Publication date: January 31, 2008
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Ki-Tae PARK, Jung-Dal CHOI, Jae-Sung SIM
  • Publication number: 20080017912
    Abstract: A nonvolatile memory device includes at least one memory cell which comprises a first diode portion, a second diode portion and an antifuse separating the first diode portion from the second diode portion.
    Type: Application
    Filed: June 28, 2007
    Publication date: January 24, 2008
    Inventors: Tanmay Kumar, S. Herner
  • Publication number: 20080017897
    Abstract: A semiconductor device includes: a semiconductor layer of a first conductivity type; a plurality of first semiconductor pillar regions of the first conductivity type provided on a major surface of the semiconductor layer; a plurality of second semiconductor pillar regions of a second conductivity type being adjacent to the first semiconductor pillar regions; a first main electrode provided on a side opposite to the major surface of the semiconductor layer; a first semiconductor region of the second conductivity type provided on the second semiconductor pillar regions; a second semiconductor region of the first conductivity type provided in a surface portion of the first semiconductor region; a second main electrode provided on the second semiconductor region; a trench being adjacent to the first semiconductor region and the second semiconductor region and reaching the first semiconductor pillar region from the surface side of the second semiconductor region; an insulating film provided on an inner wall surfac
    Type: Application
    Filed: January 30, 2007
    Publication date: January 24, 2008
    Applicant: KABUSHIKI KAISHA TOSHIBA
    Inventors: Wataru SAITO, Syotaro Ono
  • Publication number: 20080017910
    Abstract: A method of manufacturing a flash semiconductor device minimizes a loss of dopant caused by dopant out-diffusion. A trench is formed in a semiconductor substrate. At least one poly gate is formed in the semiconductor substrate including the trench. An RCS (Recess Common Source) region is formed in the trench. Dopant ions are implanted into the RCS region, and an annealing process is applied to the RCS region.
    Type: Application
    Filed: July 23, 2007
    Publication date: January 24, 2008
    Inventor: Hyun-Soo Shin
  • Publication number: 20080012053
    Abstract: A method of manufacturing a semiconductor device includes: a first step of forming an STI region and an active region surrounded by the STI region on a semiconductor substrate; a second step of forming a protection film protecting a shoulder part of the STI region in a boundary between the active region and the STI region; a third step of forming a gate trench in the active region so as to leave a part of the semiconductor substrate located between a side surface of the STI region and a side surface of the gate trench; a fourth step of forming a gate insulating film on the side surface of the gate trench; a fifth step of forming a gate electrode, at least a part of the gate electrode being buried in the gate trench; and a sixth step of forming a source region and a drain region in regions located on both sides of the gate trench in an extension direction of the gate trench, respectively, so that the part of the semiconductor substrate functions as a channel region.
    Type: Application
    Filed: July 6, 2007
    Publication date: January 17, 2008
    Inventor: Hiroshi Kujirai
  • Publication number: 20080012048
    Abstract: In a semiconductor device 10 including a structure where transfer electrodes 2a to 2c are disposed on a semiconductor substrate 1 via an insulation layer 3, a first semiconductor region 4 of a first conductivity type, a second semiconductor region 5 of a conductivity type opposite to the first conductivity type, and a third semiconductor region 6 of the first conductivity type in a position that overlaps a region of the semiconductor substrate 1 directly underneath the transfer electrodes 2a to 2c. The second semiconductor region 5 is formed on the first semiconductor region 4. The third semiconductor region 6 is formed on the second semiconductor region 5 so that a position of a maximal point 8 of electric potential of the second semiconductor region 5 when being depleted is deeper than a position of the maximal point 8 in a case where the third semiconductor region 6 does not exist.
    Type: Application
    Filed: December 14, 2005
    Publication date: January 17, 2008
    Applicant: MATSHSHITA ELECTRIC INDUSTRIAL CO., LTD.
    Inventor: Takao Kuroda
  • Publication number: 20080012050
    Abstract: A semiconductor device includes: a semiconductor substrate; a vertical type trench gate MOS transistor; a Schottky barrier diode; multiple trenches having a stripe pattern to divide an inner region into first and second separation regions; and a poly silicon film in each trench. The first separation region includes a first conductive type region for providing a source and a second conductive type layer for providing a channel region. The first conductive type region is adjacent to a first trench. The poly silicon film in the first trench is coupled with a gate wiring. A second trench is not adjacent to the first conductive type region. The poly silicon film in the second trench is coupled with a source or gate wiring. The substrate in the second separation region is coupled with the source wiring for providing a Schottky barrier.
    Type: Application
    Filed: July 12, 2007
    Publication date: January 17, 2008
    Applicant: DENSO CORPORATION
    Inventors: Takaaki Aoki, Tetsuo Fujii, Tomofusa Shiga
  • Publication number: 20080006870
    Abstract: The nonvolatile semiconductor memory device includes a non-planar active region with floating gates disposed on opposite sides of the active region. A control gate overlaps the floating gates and a portion of the active region.
    Type: Application
    Filed: September 14, 2007
    Publication date: January 10, 2008
    Inventor: Jeong-hwan Yang
  • Publication number: 20080006881
    Abstract: A semiconductor device includes a trench formed in a predetermined portion of a substrate and a first recess region beneath the trench. A field oxide layer is buried into both the trench and the first recess region. An active region is defined by the field oxide layer, having a first active region and a second active region. The latter has a second recess region formed in a lower portion of the active region than the former. A step gate pattern is formed on a border region between the first active region and the second active region. The gate pattern has a step structure whose one side extends to a surface of the first active region and the other side extends to a surface of the second active region. Other embodiments are also described.
    Type: Application
    Filed: August 13, 2007
    Publication date: January 10, 2008
    Inventor: Jun-Hee Cho
  • Publication number: 20080006880
    Abstract: A method and apparatus is presented that provides mobility enhancement in the channel region of a transistor. In one embodiment, a channel region (18) is formed over a substrate that is bi-axially stressed. Source (30) and drain (32) regions are formed over the substrate. The source and drain regions provide an additional uni-axial stress to the bi-axially stressed channel region. The uni-axial stress and the bi-axially stress are both compressive for P-channel transistors and tensile for N-channel transistors. Both transistor types can be included on the same integrated circuit.
    Type: Application
    Filed: September 18, 2007
    Publication date: January 10, 2008
    Applicant: Freescale Semiconductor, Inc.
    Inventors: Marius Orlowski, Suresh Venkatesan
  • Publication number: 20080001238
    Abstract: A conventional semiconductor device, for example, a MOS transistor including an offset gate structure has a problem that it is difficult to reduce the device size. In a semiconductor device according to the present invention, for example, in a P-channel MOS transistor including an offset gate structure, a LOCOS oxide film is formed between a source region and a drain region in an N type epitaxial layer. A gate electrode is formed to be positioned on the LOCOS oxide layer. In addition, a P type diffusion layer as the drain region and a P type diffusion layer as the source region are formed with a high positional accuracy with respect to the gate electrode. This structure makes it possible to reduce the device size of the MOS transistor.
    Type: Application
    Filed: June 28, 2007
    Publication date: January 3, 2008
    Applicant: SANYO ELECTRIC CO., LTD.
    Inventors: Ryo Kanda, Iwao Takahashi, Yoshinori Sato
  • Publication number: 20070290239
    Abstract: In a method of fabricating a semiconductor device having a MISFET of trench gate structure, a trench is formed from a major surface of a semiconductor layer of first conductivity type which serves as a drain region, in a depth direction of the semiconductor layer, a gate insulating film including a thermal oxide film and a deposited film is formed over the internal surface of the trench, and after a gate electrode has been formed in the trench, impurities are introduced into the semiconductor substrate of first conductivity type to form a semiconductor region of second conductivity type which serves as a channel forming region, and impurities are introduced into the semiconductor region of second conductivity type to form the semiconductor region of first conductivity type which serves as a source region.
    Type: Application
    Filed: July 27, 2007
    Publication date: December 20, 2007
    Inventors: Sumito Numazawa, Yoshito Nakazawa, Masayoshi Kobayashi, Satoshi Kudo, Yasuo Imai, Sakae Kubo, Takashi Shigematsu, Akihiro Ohnishi, Kozo Uesawa, Kentaro Oishi
  • Publication number: 20070290268
    Abstract: In a method of fabricating a semiconductor device having a MISFET of trench gate structure, a trench is formed from a major surface of a semiconductor layer of first conductivity type which serves as a drain region, in a depth direction of the semiconductor layer, a gate insulating film including a thermal oxide film and a deposited film is formed over the internal surface of the trench, and after a gate electrode has been formed in the trench, impurities are introduced into the semiconductor substrate of first conductivity type to form a semiconductor region of second conductivity type which serves as a channel forming region, and impurities are introduced into the semiconductor region of second conductivity type to form the semiconductor region of first conductivity type which serves as a source region.
    Type: Application
    Filed: August 9, 2007
    Publication date: December 20, 2007
    Inventors: Sumito Numazawa, Yoshito Nakazawa, Masayoshi Kobayashi, Satoshi Kudo, Yasuo Imai, Sakae Kubo, Takashi Shigematsu, Akihiro Ohnishi, Kozo Uesawa, Kentaro Oishi
  • Publication number: 20070290280
    Abstract: The present invention provides a semiconductor device having a silicide thin film and method of forming the same. A semiconductor device comprises a gate insulation layer formed on an active region of a semiconductor substrate. A gate electrode is formed on the gate insulation layer. An impurity region is formed in the active region adjacent the gate electrode. A silicide thin film such as a cobalt silicide thin film is formed to a thickness of less than approximately 200 ? in the impurity region.
    Type: Application
    Filed: August 27, 2007
    Publication date: December 20, 2007
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Hyung-Shin KWON, Joon-Yong JOO, Kwang-Ok KOH, Sung-Bong KIM
  • Publication number: 20070290250
    Abstract: Disclosed is a method and structure for a fin-type field effect transistor (FinFET) structure that has different thickness gate dielectrics covering the fins extending from the substrate. These fins have a central channel region and source and drain regions on opposite sides of the channel region. The thicker gate dielectrics can comprise multiple layers of dielectric and the thinner gate dielectrics can comprise less layers of dielectric. A cap comprising a different material than the gate dielectrics can be positioned over the fins.
    Type: Application
    Filed: August 28, 2007
    Publication date: December 20, 2007
    Inventors: William Clark, Edward Nowak
  • Publication number: 20070290269
    Abstract: A device includes a substrate, a first gate, a second gate, and a third gate. The substrate has a first active region and a second active region. The first gate is configured in a first loop structure around the first active region. The second gate is configured in a second loop structure around the second active region, and the third gate is configured in a third loop structure around the first gate and the second gate.
    Type: Application
    Filed: August 17, 2007
    Publication date: December 20, 2007
    Inventors: Trudy Benjamin, James Axtell, Joseph Torgerson
  • Publication number: 20070284669
    Abstract: Disclosed is an integrated circuit with multiple semiconductor fins having different widths and variable spacing on the same substrate. The method of forming the circuit incorporates a sidewall image transfer process using different types of mandrels. Fin thickness and fin-to-fin spacing are controlled by an oxidation process used to form oxide sidewalls on the mandrels, and more particularly, by the processing time and the use of intrinsic, oxidation-enhancing and/or oxidation-inhibiting mandrels. Fin thickness is also controlled by using sidewalls spacers combined with or instead of the oxide sidewalls. Specifically, images of the oxide sidewalls alone, images of sidewall spacers alone, and/or combined images of sidewall spacers and oxide sidewalls are transferred into a semiconductor layer to form the fins. The fins with different thicknesses and variable spacing can be used to form a single multiple-fin FET or, alternatively, various single-fin and/or multiple-fin FETs.
    Type: Application
    Filed: August 15, 2007
    Publication date: December 13, 2007
    Inventors: Wagdi Abadeer, Jeffrey Brown, Kiran Chatty, Robert Gauthier, Jed Rankin, William Tonti
  • Publication number: 20070284677
    Abstract: A metal-oxide-semiconductor (MOS) transistor having a gate electrode comprising a metal oxynitride and a method of forming the same are provided. The metal oxynitride preferably comprises molybdenum oxynitride and/or iridium oxynitride. The gate electrode may further comprise carbon and/or silicon. The gate electrode is preferably formed in a chamber containing nitrogen, oxygen and a carbon-containing gas. The gate electrode of the MOS transistor has a high work function and a low equivalent oxide thickness.
    Type: Application
    Filed: April 26, 2007
    Publication date: December 13, 2007
    Inventors: Weng Chang, Boq-Kang Hu, Jamie Schaeffer, David C. Gilmer, Phil Tobin
  • Publication number: 20070284658
    Abstract: A transistor advantageously embodied in a laterally diffused metal oxide semiconductor device having a gate located over a channel region recessed into a semiconductor substrate and a method of forming the same. In one embodiment, the laterally diffused metal oxide semiconductor device includes a source/drain having a lightly doped region located adjacent the channel region and a heavily doped region located adjacent the lightly doped region. The laterally diffused metal oxide semiconductor device further includes an oppositely doped well located under and within the channel region, and a doped region, located between the heavily doped region and the oppositely doped well, having a doping concentration profile less than a doping concentration profile of the heavily doped region.
    Type: Application
    Filed: August 20, 2007
    Publication date: December 13, 2007
    Inventors: Ashraf Lotfi, Jian Tan
  • Publication number: 20070284630
    Abstract: The invention relates to a device for measuring living cells or similar biocomponents comprising a field effect transistor which is provided with a source, a drain and a channel area placed on a substrate. Said channel area connects said source and drain and is provided with a gate-electrode mounted thereon. The gate electrode has at least two laterally disposed parallel electrode areas which are perpendicular to a direction in which the channel area connects the source to the drain in such a way that they are distant and electrically insulated from each other.
    Type: Application
    Filed: March 1, 2005
    Publication date: December 13, 2007
    Applicant: Micronas GmbH
    Inventors: Werner Baumann, Mirko Lehmann, Ingo Freund, Hans-Jurger Gahle
  • Publication number: 20070278542
    Abstract: There is provided a semiconductor device including: a semiconductor substrate including a supporting substrate, a first insulating film formed on the supporting substrate, and a silicon film having a first region and a second region formed on the first insulating film, and a third region at least a portion of which is disposed between the first region and the second region; a first diffusion layer formed on the first region of the silicon film and having a first conductive type; a second diffusion layer formed on the second region of the silicon film and containing impurities having a second conductive type, which has a polarity opposite to that of the first conductive type; a second insulating film formed on the third region of the silicon film; and a third insulating film formed on the second insulating film, as well as a method of fabricating the semiconductor device.
    Type: Application
    Filed: April 19, 2007
    Publication date: December 6, 2007
    Applicant: OKI ELECTRIC INDUSTRY CO., LTD.
    Inventor: Koji Yuki
  • Publication number: 20070278590
    Abstract: Embodiments herein present a structure and method to make a CMOS with dual metal gates. Specifically, the CMOS comprises a first gate comprising a first metal and a second gate comprising a second metal. The first gate comprises a portion of a first transistor that is complementary to a second transistor that includes the second gate, wherein the first gate and the second gate are situated on the same substrate. Furthermore, the first metal produces a first threshold voltage characteristic, wherein the first metal comprises tantalum. The second metal produces a second threshold voltage characteristic that differs from the first threshold voltage characteristic, wherein the second metal comprises tungsten.
    Type: Application
    Filed: January 10, 2006
    Publication date: December 6, 2007
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Huilong Zhu, Zhijiong Luo, Dae-Gyu Park
  • Publication number: 20070278599
    Abstract: A semiconductor device and method of forming the same are provided. The example semiconductor device may include a gate pattern including a gate electrode and a capping layer pattern on a semiconductor substrate, a spacer covering first and second sidewalls of the gate pattern, an impurity injection region formed in the semiconductor substrate adjacent to the gate pattern and an etch stopping layer covering a surface of the semiconductor substrate adjacent to the spacer, the etch stopping layer substantially not covering the first and second sidewalls of the spacer and an upper surface of the capping layer pattern.
    Type: Application
    Filed: April 17, 2007
    Publication date: December 6, 2007
    Inventor: Ki-Jae Hur