Characterized By Specified Shape Or Size Of Pn Junction Or By Specified Impurity Concentration Gradient Within The Device (epo) Patents (Class 257/E29.005)

  • Publication number: 20090302431
    Abstract: The invention generally relates to semiconductor device processing, and more particularly to methods of accessing semiconductor circuits from the backside using ion-beam and gas-etch to mill deep vias through full-thickness silicon. A method includes creating a pocket in a material to be etched, and performing an isotropic etch of the material by flowing a reactive gas into the pocket and directing a focused ion beam into the pocket.
    Type: Application
    Filed: June 10, 2008
    Publication date: December 10, 2009
    Applicant: International Business Machines Corporation
    Inventors: Carmelo F. Scrudato, George Y. Gu, Loren L. Hahn, Steven B. Herschbein
  • Publication number: 20090302425
    Abstract: The present invention relates to a carbon ribbon for covering in a thin layer of semiconductor material, and to a method of deposited such a layer on a substrate constituted by a carbon ribbon. At least one of the two faces of the carbon ribbon is for covering in a layer of semiconductor material by causing the ribbon to pass substantially vertically upwards through a bath of molten semiconductor material. According to the invention, the two edges of at least one of the two faces of the carbon ribbon project so as to form respective rims.
    Type: Application
    Filed: June 7, 2006
    Publication date: December 10, 2009
    Inventor: Christian Belouet
  • Patent number: 7629214
    Abstract: Disclosed is that in a method of manufacturing a semiconductor device of the present invention, when first and second P type diffusion layers using as a backgate region, these layers are formed in such a way that their impurity concentration peaks are shifted, respectively. Then, in the backgate region, a concentration profile of a region where an N type diffusion layer is formed is gradually established. After that, impurity ions, which form the N type diffusion layer, are implanted, and thereafter a thermal treatment is performed to diffuse the N type diffusion layer in a y shape at a lower portion of a gate electrode. This manufacturing method makes it possible to implement an electric filed relaxation in a drain region.
    Type: Grant
    Filed: March 28, 2006
    Date of Patent: December 8, 2009
    Assignee: Sanyo Electric Co., Ltd.
    Inventors: Seiji Otake, Shuichi Kikuchi
  • Publication number: 20090294757
    Abstract: The present invention relates to nanoscaled electronic devices with a vertical nanowire as a functional part. Contacts are arranged on the nanowire at different parts of the nanowire, for example drain and source contacts. In connection to the nanowire contacts are external electrodes, that connect at different levels, as seen from the substrate, of the device. The external electrodes are elongated, and typically and preferably stripe-like. According to the invention a first external electrode, or contacts, associated with contact(s) at a first part of the nanowire, and a second external electrode, associated with contact(s) at a second part of the nanowire are arranged in a cross-bar configuration. The cross-bar configuration minimizes the overlay of the external electrodes, hence, parasitic capacitances and current leakage can be reduced, and the performance of the device improved.
    Type: Application
    Filed: June 16, 2006
    Publication date: December 3, 2009
    Inventors: Lars-Erik Wernersson, Tomas Bryllert, Erik Lind, Lars Samuelson
  • Publication number: 20090290407
    Abstract: Some embodiments include memory cells including a memory component having a first conductive material, a second conductive material, and an oxide material between the first conductive material and the second conductive material. A resistance of the memory component is configurable via a current conducted from the first conductive material through the oxide material to the second conductive material. Other embodiments include a diode comprising metal and a dielectric material and a memory component connected in series with the diode. The memory component includes a magnetoresistive material and has a resistance that is changeable via a current conducted through the diode and the magnetoresistive material.
    Type: Application
    Filed: May 22, 2008
    Publication date: November 26, 2009
    Inventor: Chandra Mouli
  • Publication number: 20090283746
    Abstract: A semiconductor light emitting device has an n-type layer, a p-type layer, and a light-emitting active layer arranged between the p-type layer and the n-type layer, the active layer having alternating regions of doped and undoped materials. A double heterojunction light emitting device has a bulk active layer having doped portions alternating with undoped portions. A method of manufacturing a light emitting device includes forming a first layer arranged on a substrate, growing an active layer, selectively adding impurities at predetermined times during the growing of the active layer, and forming a second layer arranged on the active layer.
    Type: Application
    Filed: May 15, 2008
    Publication date: November 19, 2009
    Applicant: PALO ALTO RESEARCH CENTER INCORPORATED
    Inventors: Christopher L. Chua, Zhihong Yang
  • Publication number: 20090267192
    Abstract: Methods of avoiding chemical mechanical polish (CMP) edge erosion and a related wafer are disclosed. In one embodiment, the method includes providing a wafer; forming a first material across the wafer; forming a second material at an outer edge region of the wafer, leaving a central region of the wafer devoid of the second material; and performing chemical mechanical polishing (CMP) on the wafer. The second material diminishes CMP edge erosion.
    Type: Application
    Filed: April 23, 2008
    Publication date: October 29, 2009
    Inventors: Felix P. Anderson, Anthony K. Stamper
  • Publication number: 20090267054
    Abstract: The present invention relates to reconfigurable circuitry, and more particularly to the reconfiguration of the characteristics of materials used in the formation of electronic circuitry as the result of applied external influences. Exemplary embodiments of the present invention provide an apparatuses, methods, electronic devices and computer program products that include a nanoscale material layer, and a programmable element in close proximity to at least a first section of the nanoscale material layer. The programmable element is configured to produce interference with an electron wave in at least the first section of the nanoscale material layer.
    Type: Application
    Filed: April 25, 2008
    Publication date: October 29, 2009
    Inventors: Asta Karkkainen, Leo Karkkainen
  • Publication number: 20090256136
    Abstract: Various embodiments of the present invention are related to microresonator systems that can be used as a laser, a modulator, and a photodetector and to methods for fabricating the microresonator systems. In one embodiment, a microdisk comprises: a top layer; a bottom layer; an intermediate layer having at least one quantum well, the intermediate layer sandwiched between the top layer and the bottom layer; a peripheral annular region including at least a portion of the top, intermediate, and bottom layers; and a current isolation region configured to occupy at least a portion of a central region of the microdisk including at least a portion of the top, intermediate, and bottom layers and having relatively lower index of refraction than the peripheral annular region.
    Type: Application
    Filed: June 5, 2009
    Publication date: October 15, 2009
    Inventors: Michael Renne Ty Tan, Shih-Yuan Wang, Duncan Stewart, David A. Fattal
  • Patent number: 7595542
    Abstract: A charge balance semiconductor power device comprises an active area having strips of p pillars and strips of n pillars arranged in an alternating manner, the strips of p and n pillars extending along a length of the active area. A non-active perimeter region surrounds the active area, and includes at least one p ring surrounding the active area. One end of at last one of the strips of p pillars extending immediately adjacent an edge of the active area terminates at a substantially straight line at which one end of each of the remainder of the strips of p pillars also end. The straight line extends perpendicular to the length of the active area along which the strips of n and p pillars extend.
    Type: Grant
    Filed: March 13, 2006
    Date of Patent: September 29, 2009
    Assignee: Fairchild Semiconductor Corporation
    Inventors: Chanho Park, Joseph A. Yedinak, Christopher Boguslaw Kocon, Jason Higgs, Jaegil Lee
  • Publication number: 20090218662
    Abstract: A semiconductor device includes: a first semiconductor region of a first conductive type; a second semiconductor region of the first conductive type formed on an upper surface of the first semiconductor region and having a lower impurity concentration than that of the first semiconductor region; a third semiconductor region of the first conductive type formed on the upper surface of the first semiconductor region and having a higher impurity concentration than that of the second semiconductor region; and a fourth semiconductor region of a second conductive type different from the first conductive type formed on upper surfaces of the second semiconductor region and the third semiconductor region. A PN junction is formed between the second semiconductor region and third semiconductor region and the fourth semiconductor region. The second semiconductor region is formed to surround the third semiconductor region.
    Type: Application
    Filed: February 27, 2009
    Publication date: September 3, 2009
    Inventors: Shinji Kudoh, Ryu Hirata, Shinichi Miyazono
  • Publication number: 20090189146
    Abstract: A multifinger carbon nanotube field-effect transistor (CNT FET) is provided in which a plurality of nonotube top gated FETs are combined in a finger geometry along the length of a single carbon nanotube, an aligned array of nanotubes, or a random array of nanotubes. Each of the individual FETs are arranged such that there is no geometrical overlap between the gate and drain finger electrodes over the single carbon nanotube so as to minimize the Miller capacitance (Cgd) between the gate and drain finger electrodes. A low-K dielectric may be used to separate the source and gate electrodes in the multifinger CNT FET so as t further minimize the Miller capacitance between the source and gate electrodes.
    Type: Application
    Filed: January 28, 2008
    Publication date: July 30, 2009
    Inventors: Peter J. Burke, Steffen McKernan, Dawei Wang, Zhen Yu
  • Publication number: 20090189143
    Abstract: Carbon nanotube (CNT)-based devices and technology for their fabrication are disclosed. The discussed electronic and photonic devices and circuits rely on the nanotube arrays grown on a variety of substrates, such as glass or Si wafer. The planar, multiple layer deposition technique and simple methods of change of the nanotube conductivity type during the device processing are utilized to provide a simple and cost effective technology for a large scale circuit integration. Such devices as p-n diode, CMOS-like circuit, bipolar transistor, light emitting diode and laser are disclosed, all of them are expected to have superior performance then their semiconductor-based counterparts due to excellent CNT electrical and optical properties. When fabricated on Si-wafers, the CNT-based devices can be combined with the Si circuit elements, thus producing hybrid Si-CNT devices and circuits.
    Type: Application
    Filed: January 24, 2008
    Publication date: July 30, 2009
    Inventor: Alexander Kastalsky
  • Publication number: 20090179298
    Abstract: A superjunction semiconductor device is provided having at least one column of a first conductivity type and at least one column of a second conductivity type extending from a first main surface of a semiconductor substrate toward a second main surface of the semiconductor substrate opposed to the first main surface. The at least one column of the second conductivity type has a first sidewall surface proximate the at least one column of the first conductivity type and a second sidewall surface opposed to the first sidewall surface. A termination structure is proximate the second sidewall surface of the at least one column of the second conductivity type. The termination structure includes a layer of dielectric of an effective thickness and consumes about 0% of the surface area of the first main surface. Methods for manufacturing superjunction semiconductor devices and for preventing surface breakdown are also provided.
    Type: Application
    Filed: January 12, 2009
    Publication date: July 16, 2009
    Applicant: Icemos Technology Ltd.
    Inventor: Xu Cheng
  • Publication number: 20090173950
    Abstract: A method comprising: providing at least one first diamond film comprising polycrystalline diamond, e.g., nanocrystalline or ultrananocrystalline diamond, disposed on a substrate, wherein the first diamond film comprises a surface comprising diamond asperities and having a first diamond film thickness, removing asperities from the first diamond film to form a second diamond film having a second diamond film thickness, wherein the second thickness is either substantially the same as the first thickness, or the second thickness is about 100 nm or less thinner than the first diamond film thickness, optionally patterning the second diamond film to expose substrate regions and, optionally, depositing semiconductor material on the exposed substrate regions, and depositing a solid layer on the second diamond film to form a first layered structure.
    Type: Application
    Filed: January 2, 2009
    Publication date: July 9, 2009
    Inventors: Charles West, John Carlisle, James Netzel, Ian Wylie, Neil Kane
  • Publication number: 20090174037
    Abstract: In an example embodiment, an image sensor includes a semiconductor layer and isolation regions disposed in the semiconductor layer. The isolation regions define active regions of the semiconductor layer. The image sensor further includes photoelectric converters disposed in the semiconductor layer and at least one wiring layer disposed over a top surface of the semiconductor layer. The image sensor also includes color filters disposed below a bottom surface of the semiconductor layer and lenses disposed below the color filters. Each lens is arranged to concentrate incoming light into an area spanned by a corresponding photoelectric converter.
    Type: Application
    Filed: June 3, 2008
    Publication date: July 9, 2009
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventor: Joon-Young CHOI
  • Publication number: 20090175073
    Abstract: Improved memory devices that include one or more nanostructures such as carbon nanotubes or other nanostructures, as well as systems and devices incorporating such improved memory devices, are disclosed. In at least some embodiments, the improved memory device is of a nonvolatile type such as a flash memory device, and employs a pair of triodes that form a memory cell, where each triode employs at least one carbon nanotube. Also disclosed are methods of operating and fabricating such improved memory devices.
    Type: Application
    Filed: December 1, 2006
    Publication date: July 9, 2009
    Inventors: Prabhakar R. Bandaru, Joel Hollingsworth
  • Publication number: 20090166806
    Abstract: A method for epitaxially forming a first semiconductor structure attached to a second semiconductor structure is provided. Devices and methods described include advantages such as reduced lattice mismatch at an epitaxial interface between two different semiconductor materials. One advantageous application of such an interface includes an electrical-optical communication structure. Methods such as deposition of layers at an elevated temperature provide easy formation of semiconductor structures with a modified lattice constant that permits an improved epitaxial interface.
    Type: Application
    Filed: February 2, 2009
    Publication date: July 2, 2009
    Inventor: Paul A. Farrar
  • Publication number: 20090166812
    Abstract: The present invention relates generally to semiconductors, material layers within semiconductors, a production method of semiconductors, and a manufacturing arrangement for producing semiconductors. A semiconductor according to the invention includes at least one layer with a surface, produced by laser ablation, wherein the uniform surface area to be produced includes at least an area 0.2 dm2 and the layer has been produced by employing ultra short pulsed laser deposition wherein pulsed laser beam is scanned with a rotating optical scanner including at least one mirror for reflecting the laser beam.
    Type: Application
    Filed: February 23, 2007
    Publication date: July 2, 2009
    Applicant: PICODEON LTD OY
    Inventors: Jari Ruuttu, Reijo Lappalainen, Vesa Myllymaki, Lasse Pulli, Juha Makitalo
  • Publication number: 20090160032
    Abstract: An electronic device, e.g., a printed transistor device, comprises a substrate, a first conductive layer, a second conductive layer and a semiconductor layer. The substrate has a first platform and a second platform embossing on the surface thereof, and the first and second platforms are separated by a gap whose width is equivalent to the channel length of the transistor. The first and second conductive layers serving as the source and the drain, respectively, of the transistor device are formed on surfaces of the first and second platforms. The semiconductor layer is formed on the surface of the substrate in the gap.
    Type: Application
    Filed: March 2, 2009
    Publication date: June 25, 2009
    Applicant: INDUSTRIAL TECHNOLOGY RESEARCH INSTITUTE
    Inventors: Zing Way Pei, Chao An Chung
  • Publication number: 20090152683
    Abstract: One aspect of the invention pertains to a semiconductor die with rounded sidewall junction edge corners. Such rounding reduces stress accumulations at those corners. In other embodiments of the invention, the sharpness of other corners and edges in the die are reduced. For example, reducing the sharpness of the bottom edge corners formed by the intersection of a sidewall and the back surface of a die can further diminish stress accumulations. One embodiment pertains to a wafer carried on a wafer support, where the wafer includes a multiplicity of such dice. Another embodiment involves a semiconductor package containing such dice. Methods of fabricating the dice are also described.
    Type: Application
    Filed: December 18, 2007
    Publication date: June 18, 2009
    Applicant: NATIONAL SEMICONDUCTOR CORPORATION
    Inventors: Luu T. Nguyen, Vijaylaxmi Gumaste
  • Patent number: 7538395
    Abstract: In one embodiment, the ESD device uses highly doped P and N regions deep within the ESD device to form a zener diode that has a controlled breakdown voltage.
    Type: Grant
    Filed: September 21, 2007
    Date of Patent: May 26, 2009
    Assignee: Semiconductor Components Industries, L.L.C.
    Inventors: Thomas Keena, Ki Chang, Francine Y. Robb, Mingjiao Liu, Ali Salih, John Michael Parsey, Jr., George Chang
  • Publication number: 20090115028
    Abstract: A semiconductor substrate including a single crystal semiconductor layer with a buffer layer interposed therebetween is manufactured. A semiconductor substrate is doped with hydrogen to form a damaged layer containing a large amount of hydrogen. After the single crystal semiconductor substrate and a supporting substrate are bonded, the semiconductor substrate is heated so that the single crystal semiconductor substrate is separated along a separation plane. The single crystal semiconductor layer is irradiated with a laser beam from the single crystal semiconductor layer side to melt a region in the depth direction from the surface of the laser-irradiated region of the single crystal semiconductor layer. Recrystallization progresses based on the plane orientation of the single crystal semiconductor layer which is solid without being melted; therefore, crystallinity of the single crystal semiconductor layer is recovered and the surface of the single crystal semiconductor layer is planarized.
    Type: Application
    Filed: October 7, 2008
    Publication date: May 7, 2009
    Applicant: SEMICONDUCTOR ENERGY LABORATORY CO., LTD.
    Inventors: Akihisa SHIMOMURA, Fumito ISAKA, Yoji NAGANO, Junpei MOMO
  • Publication number: 20090114922
    Abstract: An object of the present invention is to provide a method for manufacturing a semiconductor device having a semiconductor element capable of reducing a cost and improving a throughput with a minute structure, and further, a method for manufacturing a liquid crystal television and an EL television. According to one feature of the invention, a method for manufacturing a semiconductor device comprises the steps of: forming a light absorption layer over a substrate, forming a first region over the light absorption layer by using a solution, generating heat by irradiating the light absorption layer with laser light, and forming a first film pattern by heating the first region with the heat.
    Type: Application
    Filed: December 8, 2008
    Publication date: May 7, 2009
    Applicant: SEMICONDUCTOR ENERGY LABORATORY CO., LTD.
    Inventors: Hiroko SHIROGUCHI, Yoshiaki YAMAMOTO
  • Publication number: 20090101885
    Abstract: An area where a lower electrode is in contact with a variable resistance material needs to be reduced in order to lower the power consumption of a variable resistance memory device. The present invention provides a method of producing a variable resistance memory element whereby the lower electrode can be more finely formed. The method of producing a semiconductor device according to the present invention includes forming a small opening by utilizing cubical expansion due to the oxidation of silicon. Thereby forming the lower electrode smaller than that can be formed by lithography techniques.
    Type: Application
    Filed: October 10, 2008
    Publication date: April 23, 2009
    Inventors: Akiyoshi Seko, Natsuki Sato, Isamu Asano
  • Publication number: 20090102024
    Abstract: A semiconductor device has an IC chip with a thickness of equal to or less than 100 ?m and includes a semiconductor substrate. A device forming region is within the depth of approximately equal to or less than 5 ?m from a surface of the semiconductor substrate, and a total thickness of the semiconductor substrate is from 5 ?m to 100 ?m. A BMD layer for carrying out gettering of metal impurities is provided immediately under the device forming region. Since a gettering site is provided immediately under the device forming region, in a device or the like of which extreme thinness is required, degradation of device characteristics and reliability due to contamination of metal impurities can be prevented, and stabilize and improve the device yield.
    Type: Application
    Filed: May 10, 2006
    Publication date: April 23, 2009
    Applicant: SHARP KABUSHIKI KAISHA
    Inventors: Mitsuhiro Takahi, Kazuhiro Moritani
  • Publication number: 20090102023
    Abstract: One possible embodiment is a method for manufacturing a structure on a substrate which can be used in the manufacturing of a semiconductor device, including the steps of: forming a first structure on the substrate having at least one sidewall, forming at least one layer as a second structure selectively on the at least one sidewall of the first structure by an epitaxial technique, electroplating, selective silicon dioxide deposition, selective low pressure CVD or an atomic layer deposition technique. Furthermore semiconductor devices, uses of equipment and structures are covered.
    Type: Application
    Filed: October 19, 2007
    Publication date: April 23, 2009
    Inventors: Stephan Wege, Chirstoph Noelscher, Alfred Kersch, Hocine Boubekeur, Christoph Ludwig
  • Publication number: 20090085169
    Abstract: A high aspect ratio silicon structure comprises a silicon substrate (110) having a surface (111), an electrically insulating layer (120) over portions of the silicon substrate, a hardmask (130) over the electrically insulating layer, and a deep silicon trench (140) formed in the substrate. The deep silicon trench comprises a floor (141) and sidewalls (142) extending away from the floor, and the sidewalls are atomically smooth. In an embodiment, the atomically smooth sidewalls are achieved by providing a substrate having the deep silicon trench formed therein, forming a layer of water over the substrate and within the deep silicon trench, and exposing the substrate to a hydrogen fluoride vapor and to an ozone gas.
    Type: Application
    Filed: September 28, 2007
    Publication date: April 2, 2009
    Inventors: Willy Rachmady, Brian S. Doyle, Jack Kavalieros, Rajwinder Singh
  • Publication number: 20090085030
    Abstract: By forming a direct contact structure connecting, for instance, a polysilicon line with an active region on the basis of an increased amount of metal silicide by removing the sidewall spacers prior to the silicidation process, a significantly increased etch selectivity may be achieved during the contact etch stop layer opening. Hence, undue etching of the highly doped silicon material of the active region would be suppressed. Additionally or alternatively, an appropriately designed test structure is disclosed, which may enable the detection of electrical characteristics of contact structures formed in accordance with a specified manufacturing sequence and on the basis of specific design criteria.
    Type: Application
    Filed: March 27, 2008
    Publication date: April 2, 2009
    Inventors: Carsten Peters, Ralf Richter, Kai Frohberg
  • Publication number: 20090085026
    Abstract: Disclosed herein is a structure and method for manipulating a spin state, regarded as important in the field of spintronics, by which the distribution of spin-up and spin-down states of carriers in a hybrid double quantum disk structure, composed of a diluted magnetic semiconductor and a ferroelectric compound semiconductor, is manipulated through dipole polarization switching of the ferroelectric compound semiconductor without a change in bias. Giant Zeeman splitting properties of the diluted magnetic semiconductor and polarization properties of the ferroelectric compound semiconductor are applied in conjunction with the Pauli exclusion principle, thus enabling the combination or separation of carriers in spin-up and spin-down states in the hybrid double quantum disk structure. The spin relaxation time in the structure is on the order of microseconds, during which the spin state is well-defined, and therefore, the structure can be applied to microprocessors having gigahertz clock speeds.
    Type: Application
    Filed: May 7, 2008
    Publication date: April 2, 2009
    Applicants: SAMSUNG ELECTRONICS CO., LTD., SEOUL NATIONAL UNIVERSITY INDUSTRY FOUNDATION
    Inventors: Hee Sang KIM, Nam Mee KIM
  • Publication number: 20090078932
    Abstract: A coupling system may include first and second magnetic flux inductors communicatively coupled to a Josephson junction of an rf SQUID. The coupling system may allow transverse coupling between qubits. A superconducting processor may include at least one of the coupling systems and two or more qubits. A method may include providing first, second and third coupling structure to control the coupling system.
    Type: Application
    Filed: September 25, 2008
    Publication date: March 26, 2009
    Inventor: Mohammad H. Amin
  • Publication number: 20090079037
    Abstract: A micromechanical component, in particular a micromechanical sensor, having a first wafer and a second wafer is provided, the first wafer having at least one structural element, and the second wafer having at least one mating structural element, and, in addition, the structural element and the mating structural element are designed in such a way that a relative displacement of the first wafer relative to the second wafer parallel to a main extension plane of the first wafer essentially leads to compressive loading or tensile loading between the structural element and the mating structural element.
    Type: Application
    Filed: August 1, 2008
    Publication date: March 26, 2009
    Inventors: Heribert Weber, Ralf Hausner
  • Publication number: 20090072355
    Abstract: A protective dielectric layer is formed on a first shallow trench having straight sidewalls, while exposing a second shallow trench. An oxidation barrier layer is formed on the semiconductor substrate. A resist is applied and recessed within the second shallow trench. The oxidation barrier layer is removed above the recessed resist. The resist is removed and thermal oxidation is performed so that a thermal oxide collar is formed above the remaining oxidation mask layer. The oxidation barrier layer is thereafter removed and exposed semiconductor area therebelow depth is etched to form a bottle shaped shallow trench. The first and the bottle shaped trenches are filled with a dielectric material to form a straight sidewall shallow trench isolation structure and a bottle shallow trench isolation structure, respectively. Both shallow trench isolation structures may be employed to provide optimal electrical isolation and device performance to semiconductor devices having different depths.
    Type: Application
    Filed: September 17, 2007
    Publication date: March 19, 2009
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Kangguo Cheng, Lisa F. Edge, Johnathan E. Faltermeier, Naoyoshi Kusaba
  • Publication number: 20090057839
    Abstract: A structure consisting of well-ordered semiconductor structures embedded in a binder material which maintains the ordering and orientation of the semiconductor structures. Methods for forming such a structure include forming the semiconductor structures on a substrate, casting a binder material onto the substrate to embed the semiconductor structures in the binder material, and separating the binder material from the substrate at the substrate. These methods provide for the retention of the orientation and order of highly ordered semiconductor structures in the separated binder material.
    Type: Application
    Filed: July 18, 2008
    Publication date: March 5, 2009
    Inventors: Nathan S. LEWIS, Katherine E. Plass, Joshua M. Spurgeon, Harry A. Atwater
  • Publication number: 20090051011
    Abstract: A semiconductor device of the present invention includes a seal ring structure. The seal ring structure includes a first metal layer including a though hole, the through hole having a bottom portion filled with an insulating material, and a second metal layer formed on the first metal layer. The second metal layer has a projected portion projecting from a bottom of the second metal layer and the projected portion is inserted into a top portion of the through hole.
    Type: Application
    Filed: July 23, 2008
    Publication date: February 26, 2009
    Applicant: NEC Electronics Corporation
    Inventor: Tatsuya Usami
  • Publication number: 20090050958
    Abstract: A semiconductor device includes a silicon substrate heavily-doped with phosphorous. A spacer layer is disposed over the substrate and is doped with dopant atoms having a diffusion coefficient in the spacer layer material that is less than the diffusion coefficient of phosphorous in silicon. An epitaxial layer is also disposed over the substrate. A device layer is disposed over the substrate, and over the spacer layer.
    Type: Application
    Filed: September 8, 2008
    Publication date: February 26, 2009
    Inventors: Qi Wang, Amber Crellin-Ngo, Hossein Paravi
  • Publication number: 20090039478
    Abstract: A method for using relatively low-cost silicon with low metal impurity concentration by adding a measured amount of dopant and or dopants before and/or during silicon crystal growth so as to nearly balance, or compensate, the p-type and n-type dopants in the crystal, thereby controlling the net doping concentration within an acceptable range for manufacturing high efficiency solar cells.
    Type: Application
    Filed: March 7, 2008
    Publication date: February 12, 2009
    Inventors: Charles E. Bucher, Daniel L. Meler, Dominic Leblanc, Rene Bolavart
  • Publication number: 20090032805
    Abstract: Various embodiments of the present invention are related to microresonator systems that can be used as a laser, a modulator, and a photodetector and to methods for fabricating the microresonator systems. In one embodiment, a microresonator system comprises a substrate having a top surface layer, at least one waveguide embedded within the substrate, and a microdisk having a top layer, an intermediate layer, a bottom layer, current isolation region, and a peripheral annular region. The bottom layer of the microdisk is in electrical communication with the top surface layer of the substrate and is positioned so that at least a portion of the peripheral annular region is located above the at least one waveguide. The current isolation region is configured to occupy at least a portion of a central region of the microdisk and has a relatively lower refractive index and relatively larger bandgap than the peripheral annular region.
    Type: Application
    Filed: July 30, 2007
    Publication date: February 5, 2009
    Inventors: Michael Renne Ty Tan, Shih-Yuan Wang, Duncan Stewart, David A. Fattal
  • Publication number: 20090032908
    Abstract: A method of manufacturing a semiconductor device capable of largely increasing the yield and a semiconductor device manufactured by using the method is provided. After a semiconductor layer is formed on a substrate, as one group, a plurality of functional portions with at least one parameter value different from each other is formed in the semiconductor layer for every unit chip area. Then, a subject that is changed depending on the parameter value is measured and evaluated and after that, the substrate is divided for every chip area so that a functional portion corresponding with a given criterion as a result of the evaluation is not broken. Thereby, at least one functional portion corresponding with a given criterion can be formed by every chip area by appropriately adjusting each parameter value.
    Type: Application
    Filed: June 5, 2007
    Publication date: February 5, 2009
    Applicant: Sony Corporation
    Inventors: Yuji Masui, Takahiro Arakida, Yoshinori Yamauchi, Kayoko Kikuchi, Rintaro Koda, Norihiko Yamaguchi
  • Publication number: 20090026584
    Abstract: A method for manufacturing a semiconductor device which includes fine patterns having various critical dimensions (CDs) by adjusting a thickness of spacer used as an etching mask in Spacer Patterning Technology (SPT). The method for manufacturing a semiconductor device includes forming spacers at a different level over an etching target layer and etching the etching target layer exposed among the spacers.
    Type: Application
    Filed: June 5, 2008
    Publication date: January 29, 2009
    Inventors: Dong Sook Chang, Hyoung Soon Yune
  • Publication number: 20090020853
    Abstract: A structure consisting of vertically aligned wire arrays on a Si substrate and a method for producing such wire arrays. The wire arrays are fabricated and positioned on a substrate with an orientation and density particularly adapted for conversion of received light to energy. A patterned oxide layer is used to provide for wire arrays that exhibit narrow diameter and length distribution and provide for controlled wire position.
    Type: Application
    Filed: July 18, 2008
    Publication date: January 22, 2009
    Inventors: Brendan M. KAYES, Michael A. Filler, Nathan S. Lewis, Harry A. Atwater
  • Publication number: 20090014842
    Abstract: The present invention generally provides semiconductor substrates having submicron-sized surface features generated by irradiating the surface with ultra short laser pulses. In one aspect, a method of processing a semiconductor substrate is disclosed that includes placing at least a portion of a surface of the substrate in contact with a fluid, and exposing that surface portion to one or more femtosecond pulses so as to modify the topography of that portion. The modification can include, e.g., generating a plurality of submicron-sized spikes in an upper layer of the surface.
    Type: Application
    Filed: September 22, 2008
    Publication date: January 15, 2009
    Applicant: PRESIDENT & FELLOWS OF HARVARD COLLEGE
    Inventors: Eric Mazur, Mengyan Shen
  • Publication number: 20090008748
    Abstract: In accordance with a specific embodiment, a method of processing a semiconductor substrate is disclosed whereby the substrate is thinned, and the dice formed on the substrate are singulated by a common process. Trench regions are formed on a backside of the substrate. An isotropic etch of the backside results in a thinning of the substrate while maintaining the depth of the trenches, thereby facilitating singulation of the die.
    Type: Application
    Filed: September 16, 2008
    Publication date: January 8, 2009
    Applicant: FREESCALE SEMICONDUCTOR, INC.
    Inventors: David P. Mancini, Young Sir Chung, William J. Dauksher, Donald F. Watson, Steven R. Young, Robert W. Baird
  • Publication number: 20080315184
    Abstract: A switching element comprising: an insulative substrate; a first electrode and a second electrode provided on one surface of the insulative substrate; and an interelectrode gap which is provided between the first electrode and the second electrode, and which has a gap on the order of nanometers in which switching phenomenon of resistance occurs by applying predetermined voltage between the first electrode and the second electrode, wherein the one surface of the insulative substrate contains nitrogen.
    Type: Application
    Filed: June 17, 2008
    Publication date: December 25, 2008
    Applicants: Funai Electric Advanced Applied Technology Research Institute Inc., National Institute of Advanced Industrial Science and Technology, Funai Electric Co., Ltd.
    Inventors: Shigeo Furuta, Yuichiro Masuda, Tsuyoshi Takahashi, Masatoshi Ono, Yasuhisa Naitoh, Masayo Horikawa, Tetsuo Shimizu
  • Publication number: 20080315348
    Abstract: An integrated circuit structure includes a semiconductor substrate; a first bottom metallization (M1) layer over the semiconductor substrate; a second M1 layer over the first M1 layer, wherein metal lines in the first and the second M1 layer have widths of greater than about a minimum feature size; and vias connecting the first and the second M1 layers.
    Type: Application
    Filed: June 25, 2007
    Publication date: December 25, 2008
    Inventor: Jeffrey Junhao Xu
  • Publication number: 20080314288
    Abstract: A doping mixture for coating semiconductor substrates which are then subjected to a high temperature treatment to form a doped layer includes at least one p- or n-dopant, water and a mixture of two or more surfactants. At least one of the surfactants is nonionic. Also provided are a method for producing such a doping mixture and the use thereof.
    Type: Application
    Filed: May 31, 2006
    Publication date: December 25, 2008
    Applicants: Centrotherm Photovoltaics AG, Fraunhofer-Gesellschaft zur Forderung der angewandten Forschung e.V.
    Inventors: Daniel Biro, Catherine Voyer, Harald Wanka, Jorg Koriath
  • Publication number: 20080308911
    Abstract: An object is to provide a semiconductor device with improved reliability in which a defect stemming from an end portion of a semiconductor layer provided in an island shape is prevented, and a manufacturing method thereof. Over a substrate having an insulating surface, an island-shaped semiconductor layer is formed, a first alteration treatment is performed, a first insulating film is formed on a surface of the island-shaped semiconductor layer, the first insulating film is removed, a second alteration treatment is performed on the island-shaped semiconductor from which the first insulating film is removed, a second insulating film is formed on a surface of the island-shaped semiconductor layer, and a conductive layer is formed over the second insulating film. An upper end portion of the island-shaped semiconductor layer has curvature by the first alteration treatment and the second alteration treatment.
    Type: Application
    Filed: May 23, 2008
    Publication date: December 18, 2008
    Applicant: SEMICONDUCTOR ENERGY LABORATORY CO., LTD.
    Inventor: Satoru OKAMOTO
  • Publication number: 20080308788
    Abstract: A quantum dot semiconductor device includes an active layer having a plurality of quantum dot layers each including a composite quantum dot formed by stacking a plurality of quantum dots and a side barrier layer formed in contact with a side face of the composite quantum dot. The stack number of the quantum dots and the magnitude of strain of the side barrier layer from which each of the quantum dot layers is formed are set so that a gain spectrum of the active layer has a flat gain bandwidth corresponding to a shift amount of the gain spectrum within a desired operation temperature range.
    Type: Application
    Filed: March 13, 2008
    Publication date: December 18, 2008
    Applicants: FUJITSU LIMITED, THE UNIVERSITY OF TOKYO
    Inventors: Hiroji EBE, Kenichi KAWAGUCHI, Ken MORITO, Yasuhiko ARAKAWA
  • Publication number: 20080303015
    Abstract: An integrated circuit includes a bit line and a plurality of access devices coupled to the bit line. The integrated circuit includes a plate of phase change material and a plurality of contacts. Each contact is coupled to an access device and contacting the plate of phase change material. A phase change element is formed at each intersection of a contact and the plate of phase change material.
    Type: Application
    Filed: June 7, 2007
    Publication date: December 11, 2008
    Inventors: Thomas Happ, Jan Boris Philipp
  • Publication number: 20080296627
    Abstract: In the nitride semiconductor device using the silicon substrate, the metal electrode formed on the silicon substrate has both ohmic contact property and adhesion, so that the nitride semiconductor device having excellent electric properties and reliability is obtained. The nitride semiconductor device includes a silicon substrate (2), a nitride semiconductor layer (10) formed on the silicon substrate (2), and metal electrodes (8, 8?) formed in contact with the silicon substrate (2). The metal electrodes (8, 8?) has first metal layers (4, 4?) which are formed in a shape of discrete islands and in contact with the silicon substrate (2), and second metal layers (6, 6?) which are in contact with the silicon substrate (2) exposed among the islands of the first metal layers (4, 4?) and are formed to cover the first metal layers (4, 4?).
    Type: Application
    Filed: May 29, 2008
    Publication date: December 4, 2008
    Inventors: Kentaro Watanabe, Shunsuke Minato, Giichi Marutsuki