Device Having Semiconductor Body Comprising Group Iv Elements Or Group Iii-v Compounds With Or Without Impurities, E.g., Doping Materials (epo) Patents (Class 257/E21.085)

  • Publication number: 20090146170
    Abstract: A III-nitride light emitting diode (LED) and method of fabricating the same, wherein at least one surface of a semipolar or nonpolar plane of a III-nitride layer of the LED is textured, thereby forming a textured surface in order to increase light extraction. The texturing may be performed by plasma assisted chemical etching, photolithography followed by etching, or nano-imprinting followed by etching.
    Type: Application
    Filed: December 1, 2008
    Publication date: June 11, 2009
    Applicant: The Regents of the University of California
    Inventors: Hong Zhong, Anurag Tyagi, Kenneth J. Vampola, James S. Speck, Steven P. DenBaars, Shuji Nakamura
  • Patent number: 7541208
    Abstract: Oxidation methods, which avoid consuming undesirably large amounts of surface material in Si/SiGe heterostructure-based wafers, replace various intermediate CMOS thermal oxidation steps. First, by using oxide deposition methods, arbitrarily thick oxides may be formed with little or no consumption of surface silicon. These oxides, such as screening oxide and pad oxide, are formed by deposition onto, rather than reaction with and consumption of the surface layer. Alternatively, oxide deposition is preceded by a thermal oxidation step of short duration, e.g., rapid thermal oxidation. Here, the short thermal oxidation consumes little surface Si, and the Si/oxide interface is of high quality. The oxide may then be thickened to a desired final thickness by deposition. Furthermore, the thin thermal oxide may act as a barrier layer to prevent contamination associated with subsequent oxide deposition.
    Type: Grant
    Filed: February 9, 2007
    Date of Patent: June 2, 2009
    Assignee: AmberWave Systems Corporation
    Inventors: Matthew T. Currie, Anthony J. Lochtefeld
  • Patent number: 7541663
    Abstract: This p-type silicon wafer was subjected to heat treatment to have a resistivity of 10 ?·cm or more, a BMD density of 5×107 defects/cm3 or more, and an n-type impurity concentration of 1×1014 atoms/cm3 or less at a depth of within 5 ?m from a surface of the wafer. This method for heat-treating p-type silicon wafers, the method includes the steps of: loading p-type silicon wafers onto a wafer boat, inserting into a vertical furnace, and holding in an argon gas ambient atmosphere at a temperature of 1100 to 1300° C. for one hour; moving the wafer boat to a transfer chamber and discharging the silicon wafers; and transferring to the wafer boat silicon wafers to be heat treated next, wherein after the discharge of the heat-treated silicon wafers, the silicon wafers to be heat-treated next are transferred to the wafer boat within a waiting time of less than two hours.
    Type: Grant
    Filed: August 10, 2005
    Date of Patent: June 2, 2009
    Assignee: Sumco Corporation
    Inventors: Tatsumi Kusaba, Hidehiko Okuda
  • Patent number: 7537980
    Abstract: In a method of manufacturing a stacked semiconductor device, a seed layer including impurity regions may be prepared. A first insulation interlayer pattern having a first opening may be formed on the seed layer. A first SEG process may be carried out to form a first plug partially filling the first opening. A second SEG process may be performed to form a second plug filling the first opening. A third SEG process may be carried out to form a first channel layer on the first insulation interlayer pattern. A second insulation interlayer may be formed on the first channel layer. The second insulation interlayer, the first channel layer and the second plug arranged on the first plug may be removed to expose the first plug. The first plug may be removed to form a serial opening. The serial opening may be filled with a metal wiring.
    Type: Grant
    Filed: August 28, 2006
    Date of Patent: May 26, 2009
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Yong-Hoon Son, Yu-Gyun Shin, Jong-Wook Lee
  • Patent number: 7537999
    Abstract: A method for manufacturing structures of a CMOS image sensor. The method comprises the steps of depositing a gate insulating layer and a conductive layer on a semiconductor substrate; depositing an ion implantation barrier layer on the conductive layer; patterning the deposited gate insulating layer, conductive layer and ion implantation barrier layer to form a patterned, composite gate insulating layer, gate electrode and ion implantation barrier structure; forming a second photosensitive layer pattern to define a photodiode region; and implanting low-concentration dopant ions into the substrate using the second photosensitive layer pattern as an ion implantation mask to form a low-concentration dopant region within the photodiode region.
    Type: Grant
    Filed: December 24, 2003
    Date of Patent: May 26, 2009
    Assignee: Dongbu Electronics Co., Ltd.
    Inventor: Chang Hun Han
  • Publication number: 20090127631
    Abstract: An n-type buried diffusion layer is formed on the surface layer of the prescribed area of a p-type silicon substrate, and a p-type first high-concentration isolation diffusion layer is formed in the silicon substrate so as to surround the buried diffusion layer. An n-type epitaxial layer is formed on the silicon substrate, the buried diffusion layer, and the first high-concentration isolation diffusion layer. A p-type second high-concentration isolation diffusion layer is formed in the epitaxial layer on the first high-concentration isolation diffusion layer. A p-type low-concentration isolation diffusion layer for isolating the epitaxial layer into a plurality of island regions is formed in the epitaxial layer on the second high-concentration isolation diffusion layer.
    Type: Application
    Filed: November 18, 2008
    Publication date: May 21, 2009
    Applicant: RENESAS TECHNOLOGY CORP.
    Inventor: Satoshi RITTAKU
  • Publication number: 20090114988
    Abstract: A semiconductor integrated circuit device (10) which has a layered structure is composed of a plurality of semiconductor layers (L1, L2, L3) in which an integrated circuit is formed on a substrate. Each of the semiconductor layers (L1, L2, L3) has a semiconductor integrated circuit portion (16) that includes the abovementioned integrated circuit on a substrate (11). Each of the semiconductor layers (L1, L2, L3) also has on a substrate at least one unit of through-wiring (17a) for electrically connecting the integrated circuit included in the semiconductor integrated circuit portion (16) to an integrated circuit of another semiconductor layer, and a surrounding insulation portion (18) for surrounding and insulating the through-wiring from the semiconductor integrated circuit portion.
    Type: Application
    Filed: August 23, 2006
    Publication date: May 7, 2009
    Applicant: HONDA MOTOR CO., LTD.
    Inventors: Hiroyuki Toshima, Natsuo Nakamura
  • Publication number: 20090108412
    Abstract: A semiconductor substrate includes: a silicon support substrate with a first crystal orientation; a silicon functional substrate which is formed on the silicon support substrate and which has a first crystalline region with a crystal orientation different from the first crystal orientation of the silicon support substrate and a second crystalline region with a crystal orientation equal to the first crystal orientation of the silicon support substrate; and a defect creation-preventing region formed at an interface between the first crystalline region and the second crystalline region of the silicon functional substrate so as to be at least elongated to a main surface of the silicon support substrate.
    Type: Application
    Filed: October 27, 2008
    Publication date: April 30, 2009
    Inventors: Hiroshi ITOKAWA, Ichiro MIZUSHIMA, Akiko NOMACHI, Yoshitaka TSUNASHIMA
  • Publication number: 20090111224
    Abstract: A method for making a transistor 20 that includes using a transition metal nitride layer 200 and/or a SOG layer 220 to protect the source/drain regions 60 from silicidation during the silicidation of the gate electrode 90. The SOG layer 210 is planarized to expose the transition metal nitride layer 200 or the gate electrode 93 before the gate silicidation process. If a transition metal nitride layer 200 is used, then it is removed from the top of the gate electrode 93 before the full silicidation of the gate electrode 90.
    Type: Application
    Filed: January 5, 2009
    Publication date: April 30, 2009
    Applicant: Texas Instruments Incorporated
    Inventors: Jiong-Ping Lu, Yew S. Obeng, Ping Jiang, Joe G. Tran
  • Publication number: 20090104726
    Abstract: A semiconductor light emitting diode includes a semiconductor substrate, an epitaxial layer of n-type Group III nitride on the substrate, a p-type epitaxial layer of Group III nitride on the n-type epitaxial layer and forming a p-n junction with the n-type layer, and a resistive gallium nitride region on the n-type epitaxial layer and adjacent the p-type epitaxial layer for electrically isolating portions of the p-n junction. A metal contact layer is formed on the p-type epitaxial layer. Some embodiments include a semiconductor substrate, an epitaxial layer of n-type Group III nitride on the substrate, a p-type epitaxial layer of Group III nitride on the n-type epitaxial layer and forming a p-n junction with the n-type layer, wherein portions of the epitaxial region are patterned into a mesa and wherein the sidewalls of the mesa comprise a resistive Group III nitride region for electrically isolating portions of the p-n junction.
    Type: Application
    Filed: December 4, 2008
    Publication date: April 23, 2009
    Applicant: Cree, Inc.
    Inventors: David Beardsley Slater, JR., John Adam Edmond, Alexander Suvorov, Iain Hamilton
  • Publication number: 20090101935
    Abstract: A nitride semiconductor includes: a substrate having a major surface including a first crystal polarity surface and a second crystal polarity surface different from the first crystal polarity surface; and a single polarity layer provided above the major surface and having a single crystal polarity.
    Type: Application
    Filed: October 14, 2008
    Publication date: April 23, 2009
    Applicant: KABUSHIKI KAISHA TOSHIBA
    Inventor: Hideto Sugawara
  • Publication number: 20090104728
    Abstract: An object of the present invention is to provide a gallium nitride compound semiconductor multilayer structure useful for producing a gallium nitride compound semiconductor light-emitting device which operates at low voltage while maintaining satisfactory light emission output. The inventive gallium nitride compound semiconductor multilayer structure comprises a substrate, and an n-type layer, a light-emitting layer, and a p-type layer formed on the substrate, the light-emitting layer having a multiple quantum well structure in which a well layer and a barrier layer are alternately stacked repeatedly, said light-emitting layer being sandwiched by the n-type layer and the p-type layer, wherein the well layer comprises a thick portion and a thin portion, and the barrier layer contains a dopant.
    Type: Application
    Filed: December 18, 2008
    Publication date: April 23, 2009
    Applicant: SHOWA DENKO K.K.
    Inventors: Masato KOBAYAKAWA, Hitoshi TAKEDA, Hisayuki MIKI, Tetsuo SAKURAI
  • Publication number: 20090084162
    Abstract: The application relates to a chemical sensor device comprising a substrate (1), a sensor medium (3) formed on the substrate, the sensor medium comprising one-dimensional nanoparticles, wherein the one-dimensional nanoparticles essentially consist of a semiconducting AxBy compound, e.g. V2O5 and detection means (2) for detecting a change of a physical property of the sensor medium e.g. conductivity. The porosity of the sensor medium supports a fast access of the analyte to the sensing material and therefore a fast response of the sensor. The selectivity and sensitivity of the sensor can be tailored by doping the one-dimensional nanoscale material with different dopants or by varying the dopant concentration. Sensitivity of the sensor device to an analyte, preferably an amine, can be increased by increasing relative humidity of the sample to at least 5%.
    Type: Application
    Filed: February 14, 2006
    Publication date: April 2, 2009
    Applicants: SONY INTERNATIONAL (EUROPE) GMBH, MAX-PLANCK-GESELLSCHAFT ZUR FOERDERUNG DER WISSENSCHAFTEN E. V.
    Inventors: Isabelle Besnard, Tobias Vossmeyer, Akio Yasuda, Marko Burghard, Ulrich Schlecht
  • Patent number: 7510957
    Abstract: A semiconductor device which includes a laterally extending stack of laterally adjacent conductive semiconductor regions formed over a support surface of a substrate, and a method for fabricating the device.
    Type: Grant
    Filed: December 4, 2006
    Date of Patent: March 31, 2009
    Assignee: International Rectifier Corporation
    Inventors: Robert Beach, Paul Bridger
  • Patent number: 7508049
    Abstract: A semiconductor optical device comprises a first conductive type III-V compound semiconductor layer, a second conductive type III-V compound semiconductor layer, and an active region. The first conductive type III-V compound semiconductor layer is provided on a substrate. The second conductive type III-V compound semiconductor layer is provided on the substrate. The active region is provided between the first conductive type III-V compound semiconductor layer and the second conductive type III-V compound semiconductor layer. The active region includes a III-V compound semiconductor layer. The III-V compound semiconductor layer contains nitrogen and arsenic as V-group element. The hydrogen concentration of the III-V compound semiconductor layer is greater than 6×1016 cm?3. The III-V compound semiconductor layer of the active region is doped with n-type dopant.
    Type: Grant
    Filed: August 2, 2006
    Date of Patent: March 24, 2009
    Assignee: Sumitomo Electric Industries, Ltd.
    Inventor: Takashi Yamada
  • Publication number: 20090072220
    Abstract: A nitride semiconductor light emitting diode according to the present invention, includes: a substrate; a buffer layer formed on the substrate; an In-doped GaN layer formed on the buffer layer; a first electrode layer formed on the In-doped GaN layer; an InxGa1?xN layer formed on the first electrode layer; an active layer formed on the InxGa1?xN layer; a first P-GaN layer formed on the active layer; a second electrode layer formed on the first P-GaN layer; a second P-GaN layer partially protruded on the second electrode layer; and a third electrode formed on the second P-GaN layer.
    Type: Application
    Filed: July 6, 2005
    Publication date: March 19, 2009
    Inventor: Suk Hun Lee
  • Publication number: 20090061631
    Abstract: Methods of replacing/reforming a top oxide around a charge storage element of a memory cell and methods of improving quality of a top oxide around a charge storage element of a memory cell are provided. The method can involve removing a first poly over a first top oxide from the memory cell; removing the first top oxide from the memory cell; and forming a second top oxide around the charge storage element. The second top oxide can be formed by oxidizing a portion of the charge storage element or by forming a sacrificial layer over the charge storage element and oxidizing the sacrificial layer to a second top oxide.
    Type: Application
    Filed: August 31, 2007
    Publication date: March 5, 2009
    Applicant: SPANSION LLC
    Inventors: Chungho Lee, Hiroyuki Kinoshita, Kuo-Tung Chang, Rinji Sugino, Chi Chang, Huaqiang Wu
  • Publication number: 20090016674
    Abstract: A method of manufacturing a silicon structure, includes: forming an on-substrate structure on a processed layer to have a continuously changing width on a parallel plane to the processed layer; and gradually removing a target portion of the processed layer on a silicon substrate, which is located directly beneath the on-substrate structure, by isotropic etching. The processed layer may be a surface layer of the silicon substrate, or a sacrifice layer formed on the silicon substrate.
    Type: Application
    Filed: July 11, 2008
    Publication date: January 15, 2009
    Inventor: SHINYA WATANABE
  • Patent number: 7456445
    Abstract: A Group III nitride semiconductor light emitting device having a light emitting layer (6) bonded to a crystal layer composed of an n-type or p-type Group III nitride semiconductor, the Group III nitride semiconductor light emitting device being characterized by comprising an n-type Group III nitride semiconductor layer (4) having germanium (Ge) added thereto and having a resistivity of 1×10?1 to 1×10?3 ?cm. The invention provides a Ge-doped n-type Group III nitride semiconductor layer with low resistance and excellent flatness, in order to obtain a Group III nitride semiconductor light emitting device exhibiting low forward voltage and excellent light emitting efficiency.
    Type: Grant
    Filed: May 20, 2005
    Date of Patent: November 25, 2008
    Assignee: Showa Denko K.K.
    Inventors: Hitoshi Takeda, Syunji Horikawa
  • Publication number: 20080283890
    Abstract: A deep trench is formed in a semiconductor substrate. The deep trench may comprise a pair of parallel substantially vertical sidewalls having a constant separation distance. A set of outer substantially vertical sidewalls may have a closed shape in a horizontal cross-section. At least one dielectric layer is formed in the deep trench. The deep trench is filled with at least one conductive trench fill material to form a conductive deep trench fill region. A shallow trench isolation structure is formed directly on the deep trench to encapsulate the conductive deep trench fill region therebeneath. The stack of the deep trench and the shallow trench isolation structure form a deep trench inter-well isolation structure that provides electrical isolation of devices on one side of the stack from devices on the other side.
    Type: Application
    Filed: May 15, 2007
    Publication date: November 20, 2008
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventor: Thomas W. Dyer
  • Publication number: 20080258197
    Abstract: A semiconductor-insulator-silicide (SIS) capacitor is formed by depositing a thin silicon containing layer on a salicide mask dielectric layer, followed by lithographic patterning of the stack and metallization of the thin silicon containing layer and other exposed semiconductor portions of a semiconductor substrate. The thin silicon containing layer is fully reacted during metallization and consequently converted to a silicide alloy layer, which is a first electrode of a capacitor. The salicide mask dielectric layer is the capacitor dielectric. The second electrode of the capacitor may be a doped polycrystalline silicon containing layer, a doped single crystalline semiconductor region, or another doped polycrystalline silicon containing layer disposed on the doped polycrystalline silicon containing layer. The SIS insulator may further comprise other dielectric layers and conductive layers to increase capacitance per area.
    Type: Application
    Filed: April 20, 2007
    Publication date: October 23, 2008
    Inventors: Douglas D. Coolbaugh, Zhong-Xiang He, Robert M. Rassel, Richard J. Rassel, Stephen A. St Onge
  • Publication number: 20080206960
    Abstract: A method for removing a thinned silicon structure from a substrate, the method includes selecting the silicon structure with soldered connections for removal; applying a silicon structure removal device to the silicon structure and the substrate, wherein the silicon structure removal device comprises a pre-determined temperature setpoint for actuation within a range from about eighty percent of a melting point of the soldered connections to about the melting point; heating the silicon structure removal device and the soldered connections of the silicon structure to within the range to actuate the silicon structure removal device; and removing the thinned silicon structure. Also disclosed is a structure including a plurality of layers, at least one layer including a thinned silicon structure and solder coupling the layer to another layer of the plurality; wherein the solder for each layer has a predetermined melting point.
    Type: Application
    Filed: February 27, 2007
    Publication date: August 28, 2008
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Bing Dang, Mario J. Interrante, John Knickerbocker, Edmund J. Sprogis
  • Publication number: 20080191239
    Abstract: A process for fabricating a multilayer structure is provided as well as the structure itself. In accordance with one embodiment, the process includes growing a growth layer on a silicon substrate by epitaxial growth, forming at least one pattern from the growth layer, depositing an oxide layer on the silicon substrate, transferring a silicon active layer onto the oxide layer, forming a cavity in the silicon active layer oxide layer above the pattern, and growing a III-V material in the cavity.
    Type: Application
    Filed: September 5, 2007
    Publication date: August 14, 2008
    Applicant: S.O.I.TEC Silicon on Insulator Technologies
    Inventor: Fabrice Letertre
  • Publication number: 20080128760
    Abstract: Provided is a Schottky barrier nanowire field effect transistor, which has source/drain electrodes formed of metal silicide and a channel formed of a nanowire, and a method for fabricating the same. The Schottky barrier nanowire field effect transistor includes: a channel suspended over a substrate and including a nanowire; metal silicide source/drain electrodes electrically connected to both ends of the channel over the substrate; a gate electrode disposed to surround the channel; and a gate insulation layer disposed between the channel and the gate electrode.
    Type: Application
    Filed: November 30, 2007
    Publication date: June 5, 2008
    Applicant: Electronics and Telecommunications Research Institute
    Inventors: Myungsim Jun, Moon-Gyu Jang, Yark-Yeon Kim, Chel-Jong Choi, Taeyoub Kim, Seongjae Lee
  • Publication number: 20080128862
    Abstract: A semiconductor device is provided with a drain electrode 22, a semiconductor base plate 32, an electric current regulation layer 42 covering a part of a surface of the semiconductor base plate 32 and leaving a non-covered surface 55 at the surface of the semiconductor base plate 32, a semiconductor layer 50 covering a surface of the electric current regulation layer 42, and a source electrode 62 formed at a surface of the semiconductor layer 50. A drift region 56, a channel forming region 54, and a source region 52 are formed within the semiconductor layer 50. The drain electrode 22 is connected to a first terminal of a power source, and the source electrode 62 is connected to a second terminal of the power source. With this semiconductor layer 50, it is possible to increase withstand voltage or reduce the occurrence of current leakage.
    Type: Application
    Filed: November 14, 2005
    Publication date: June 5, 2008
    Inventors: Masahiro Sugimoto, Tsutomu Uesugi, Hiroyuki Ueda, Narumasa Soejima, Tetsu Kachi
  • Patent number: 7364929
    Abstract: An object of the present invention is to provide a nitride semiconductor based light-emitting device, which is low in operating voltage reduction and is high in performance, and a manufacturing method thereof. A first metal film is formed on a P-type conductive nitride semiconductor formed on a substrate, and then, a film (WOx) made of tungsten oxide is formed in superimposition, followed by annealing.
    Type: Grant
    Filed: July 26, 2006
    Date of Patent: April 29, 2008
    Assignee: Opnext Japan, Inc.
    Inventors: Akihisa Terano, Shigehisa Tanaka
  • Publication number: 20080073680
    Abstract: A semiconductor device includes a conductive oxygen diffusion barrier film formed over a substrate, a metal oxide film formed over the conductive oxygen diffusion barrier film for suppressing diffusion of Pb, a lower electrode containing Pt formed over the metal oxide film, a ferroelectric film containing Pb and formed over the lower electrode, and an upper electrode formed over the ferroelectric film.
    Type: Application
    Filed: April 26, 2007
    Publication date: March 27, 2008
    Applicant: FUJITSU LIMITED
    Inventor: Wensheng Wang
  • Publication number: 20080076235
    Abstract: Various embodiments proved a buffer layer that is grown over a silicon substrate that provides desirable isolation for devices formed relative to III-V material device layers, such as InSb-based devices, as well as bulk thin film grown on a silicon substrate. In addition, the buffer layer can mitigate parallel conduction issues between transistor devices and the silicon substrate. In addition, the buffer layer addresses and mitigates lattice mismatches between the film relative to which the transistor is formed and the silicon substrate.
    Type: Application
    Filed: September 27, 2006
    Publication date: March 27, 2008
    Inventors: Mantu K. Hudait, Mohamad A. Shaheen, Loren A. Chow, Peter G. Tolchinsky, Joel M. Fastenau, Dmitri Loubychev, Amy W. K. Liu
  • Publication number: 20080023770
    Abstract: The stacked semiconductor device includes a semiconductor substrate, a multi-layered insulation layer pattern having at least two insulation layer patterns and an opening, an active layer pattern formed on each of the insulation layer patterns, a first plug including single crystalline silicon-germanium, a second plug including single crystalline silicon, and a wiring electrically connected to the first plug and sufficiently filling up the opening. The insulation layer patterns are vertically stacked on the semiconductor substrate and the opening exposes an upper face of the semiconductor substrate. A side portion of the active layer pattern is exposed by the opening. The first plug is formed on the upper face of the semiconductor substrate to partially fill the opening. The second plug is partially formed on the first plug, and has substantially the same interface as that of the first plug.
    Type: Application
    Filed: June 28, 2007
    Publication date: January 31, 2008
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Kyoung-Seok Kim, Kong-Soo Lee, Sang-Jin Park, Sung-Kwan Kang, Ko-Eun Lee
  • Publication number: 20080003704
    Abstract: An integrated optical device comprising a first semiconductor optical element provided on a first region of the main face of a substrate and a second semiconductor optical element provided on a second region and optically coupled to the first semiconductor optical element is fabricated. A first III-V compound semiconductor layer containing Al element is formed on the main face. A second III-V compound semiconductor layer for forming the first semiconductor optical element is then formed on the first III-V compound semiconductor layer. An etching mask M is formed on the first region. The end point of the dry etching is detected by using the etching mask M to dry-etch the second III-V compound semiconductor layer while detecting Al element. The first semiconductor optical element is thus formed. The second semiconductor optical element is formed on the second region.
    Type: Application
    Filed: May 29, 2007
    Publication date: January 3, 2008
    Inventor: Tomokazu Katsuyama
  • Publication number: 20070284702
    Abstract: A semiconductor device, including an interlayer dielectric layer having a bonding pad and a fuse on a semiconductor substrate, the interlayer dielectric layer having a pad opening and a fuse opening exposing the bonding pad and the fuse, an organic passivation layer on the interlayer dielectric layer, and a fuse passivation layer covering the organic passivation layer, a side surface of the pad opening, a side surface of the fuse opening, and a bottom surface of the fuse opening.
    Type: Application
    Filed: April 26, 2007
    Publication date: December 13, 2007
    Inventor: Gyong-Sub Im
  • Publication number: 20070278494
    Abstract: The process relates to the production of a layer of a single-crystal first material on a second material. The second material has at least one aperture exposing a surface portion of a single-crystal third material. The process generally includes forming an at least partially crystalline first layer of said first material on said surface portion of the third material. Then, an amorphous or partially crystalline second layer of the first material is formed on the at least partially crystalline first layer of the first material and on one part of the second material that is around said aperture. Finally, the process includes recrystallization annealing of the first material. Thus, it is possible to produce, within one and the same wafer, either transistors on a germanium-on-insulator substrate with transistors on a silicon-on-insulator substrate, or transistors on a germanium-on-insulator substrate with transistors on a silicon substrate.
    Type: Application
    Filed: January 16, 2007
    Publication date: December 6, 2007
    Applicant: STMicroelectronics (Crolles 2) SAS
    Inventors: Olivier Kermarec, Yves Campidelli, Guillaume Pin
  • Patent number: 7288430
    Abstract: An efficient method of fabricating a high-quality heteroepitaxial microstructure having a smooth surface. The method includes detaching a layer from a base structure to provide a carrier substrate having a detached surface, and then forming a heteroepitaxial microstructure on the detached surface of the carrier substrate by depositing an epitaxial layer on the detached surface of a carrier substrate. Also included is a heteroepitaxial microstructure fabricated from such method.
    Type: Grant
    Filed: June 24, 2005
    Date of Patent: October 30, 2007
    Assignee: S.O.I.Tec Silicon on Insulator Technolgoies
    Inventors: Bruce Faure, Fabrice Letertre, Bruno Ghyselen
  • Publication number: 20070196960
    Abstract: The lip-type seal of the present invention is a lip-type seal with which the outer periphery of a rotational shaft (S) supported by a predetermined housing (H) is sealed. The lip-type seal is made up of a first annular reinforcing member (11) and a first sealing member (12). The first reinforcing member (11) includes a wall surface part (11a) defining a hole through which the rotational shaft (S) is passed and a cylindrical part (11b) bent from the outer edge of the wall surface part (11a). The first sealing member (12) includes an annular base (12a) that is joined to the housing (H), a first lip part (12b) that extends almost conically from the base (12a) inwardly in the radial direction and that comes into contact with the rotational shaft (S), and an annular concave part (12c) formed in the base (12a) so as to detachably fit the cylindrical part (11b). Accordingly, a desired sealing capability can be secured, and the components can be easily assembled, disassembled, and recycled.
    Type: Application
    Filed: April 19, 2007
    Publication date: August 23, 2007
    Applicant: Semiconductor Energy Laboratory Co., Ltd.
    Inventors: Kenji Kasahara, Shunpei Yamazaki
  • Patent number: 7105370
    Abstract: A method for fabricating a radiation-emitting semiconductor chip having a thin-film element based on III–V nitride semiconductor material includes the steps of depositing a layer sequence of a thin-film element on an epitaxy substrate. The thin-film element is joined to a carrier, and the epitaxy substrate is removed from the thin-film element. The epitaxy substrate has a substrate body made from PolySiC or PolyGaN or from SiC, GaN or sapphire, which is joined to a grown-on layer by a bonding layer, and on which the layer sequence of the thin-film element is deposited by epitaxy.
    Type: Grant
    Filed: December 20, 2004
    Date of Patent: September 12, 2006
    Assignee: Osram GmbH
    Inventors: Stefan Bader, Michael Fehrer, Berthold Hahn, Volker Härle, Hans-Jürgen Lugauer