Controllable By Only Signal Applied To Control Electrode (e.g., Base Of Bipolar Transistor, Gate Of Field-effect Transistor) (epo) Patents (Class 257/E29.169)

  • Publication number: 20080283867
    Abstract: A fourth semiconductor region of a first conduction type is provided in a partial region of a third semiconductor region of a second conduction type. This configuration enhances the blocking voltage at the time when the sheet carrier concentration of a fifth semiconductor region is enhanced.
    Type: Application
    Filed: May 15, 2008
    Publication date: November 20, 2008
    Inventors: Mutsuhiro Mori, Taiga Arai
  • Publication number: 20080283890
    Abstract: A deep trench is formed in a semiconductor substrate. The deep trench may comprise a pair of parallel substantially vertical sidewalls having a constant separation distance. A set of outer substantially vertical sidewalls may have a closed shape in a horizontal cross-section. At least one dielectric layer is formed in the deep trench. The deep trench is filled with at least one conductive trench fill material to form a conductive deep trench fill region. A shallow trench isolation structure is formed directly on the deep trench to encapsulate the conductive deep trench fill region therebeneath. The stack of the deep trench and the shallow trench isolation structure form a deep trench inter-well isolation structure that provides electrical isolation of devices on one side of the stack from devices on the other side.
    Type: Application
    Filed: May 15, 2007
    Publication date: November 20, 2008
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventor: Thomas W. Dyer
  • Publication number: 20080214004
    Abstract: A method for manufacturing a semiconductor device and semiconductor device. One embodiment provides a semiconductor substrate with an active region and a margin region bordering on the active region. The spacer layer in the margin region is broken through at a selected location and at least part of the spacer layer is removed in the active region using a common process. The location is selected such that at least part of the semiconductor mesa structure is exposed and the spacer layer in the margin region is broken through to the conductive layer and not to the semiconductor substrate.
    Type: Application
    Filed: February 28, 2008
    Publication date: September 4, 2008
    Applicant: INFINEON TECHNOLOGIES AUSTRIA AG
    Inventors: Martin Poelzl, Walter Rieger, Markus Zundel
  • Publication number: 20080142850
    Abstract: Under one aspect, a covered nanotube switch includes: (a) a nanotube element including an unaligned plurality of nanotubes, the nanotube element having a top surface, a bottom surface, and side surfaces; (b) first and second terminals in contact with the nanotube element, wherein the first terminal is disposed on and substantially covers the entire top surface of the nanotube element, and wherein the second terminal contacts at least a portion of the bottom surface of the nanotube element; and (c) control circuitry capable of applying electrical stimulus to the first and second terminals. The nanotube element can switch between a plurality of electronic states in response to a corresponding plurality of electrical stimuli applied by the control circuitry to the first and second terminals. For each different electronic state, the nanotube element provides an electrical pathway of different resistance between the first and second terminals.
    Type: Application
    Filed: August 8, 2007
    Publication date: June 19, 2008
    Applicant: NANTERO, INC.
    Inventors: Claude L. BERTIN, X. M. H. HUANG, Thomas RUECKES, Ramesh SIVARAJAN
  • Publication number: 20080128760
    Abstract: Provided is a Schottky barrier nanowire field effect transistor, which has source/drain electrodes formed of metal silicide and a channel formed of a nanowire, and a method for fabricating the same. The Schottky barrier nanowire field effect transistor includes: a channel suspended over a substrate and including a nanowire; metal silicide source/drain electrodes electrically connected to both ends of the channel over the substrate; a gate electrode disposed to surround the channel; and a gate insulation layer disposed between the channel and the gate electrode.
    Type: Application
    Filed: November 30, 2007
    Publication date: June 5, 2008
    Applicant: Electronics and Telecommunications Research Institute
    Inventors: Myungsim Jun, Moon-Gyu Jang, Yark-Yeon Kim, Chel-Jong Choi, Taeyoub Kim, Seongjae Lee
  • Publication number: 20080044956
    Abstract: An apparatus for etching a substrate includes (a) a nozzle system including at least one nozzle through which acid solution containing at least hydrofluoric acid is sprayed onto the substrate, (b) a mover which moves at least one of the nozzle system and the substrate relative to the other in a predetermined direction in such a condition that the substrate and the nozzle system face each other, (c) a filter system which filters off particles out of the acid solution having been sprayed onto the substrate, and (d) a circulation system which circulates the acid solution having been sprayed onto the substrate, to the filter system, and further, to the nozzle system from the filter system.
    Type: Application
    Filed: July 2, 2007
    Publication date: February 21, 2008
    Applicant: NEC Corporation
    Inventor: Kazushige Takechi
  • Publication number: 20070262358
    Abstract: The invention concerns a sensor with silicon-containing components from whose sensitive detection element electrical signals relevant to a present analyte can be read out by means of a silicon semiconductor system. The invention is characterized in that the silicon-containing components are covered with a layer made of hydrophobic material in order to prevent unwanted signals caused by moisture.
    Type: Application
    Filed: February 1, 2005
    Publication date: November 15, 2007
    Inventors: Markus Burgmair, Ignaz Eisele, Thorsten Knittel
  • Publication number: 20070228398
    Abstract: A thin film transistor including an active layer formed on an insulating substrate and having channel, source, and drain regions formed therein; a gate electrode formed over the channel region of the active layer; source and drain electrodes respectively formed over the source and drain regions of the active layer; and a body contact region formed in the active layer so that the body contact region is in contact with the channel region and separated from the source and drain regions, wherein a voltage is applied to the channel region through the body contact region, and the body contact region is connected to the source electrode or the drain electrode.
    Type: Application
    Filed: June 11, 2007
    Publication date: October 4, 2007
    Applicant: Samsung SDI Co., Ltd.
    Inventors: Byoung-Deog CHOI, Sung-Sik Bae, Won-Sik Kim
  • Patent number: 7087968
    Abstract: An ESD protection circuit is adapted for an integrated circuit with a first power source and a second power source. The ESD protection circuit comprises a first silicon controlled rectifier (SCR), a second silicon controlled rectifier, and a parasitic diode. The gate of the first silicon controlled rectifier is coupled to a first power source, and the gate of the second silicon controlled rectifier is also coupled to the first power source line.
    Type: Grant
    Filed: May 31, 2005
    Date of Patent: August 8, 2006
    Assignee: MACRONIX International Co., Ltd.
    Inventors: Chun-Hsiang Lai, Yen-Hung Yeh, Chia-Ling Lu