With Subsequent Division Of Substrate Into Plural Individual Devices (epo) Patents (Class 257/E21.599)

  • Publication number: 20120292744
    Abstract: An embodiment of the invention provides a chip package which includes: a substrate, wherein the substrate is diced from a wafer; a device region formed in the substrate; a conducting layer disposed on the substrate and electrically connected to the device region; an insulating layer disposed between the substrate and the conducting layer; and a material layer formed on the insulating layer, wherein the material layer has a recognition mark, and the recognition mark shows position information of the substrate in the wafer before the substrate is diced from the wafer.
    Type: Application
    Filed: May 21, 2012
    Publication date: November 22, 2012
    Inventors: Tsang-Yu LIU, Chia-Sheng LIN, Chia-Ming CHENG, Po-Shen LIN
  • Publication number: 20120295400
    Abstract: The method for producing a semiconductor chip with an adhesive film includes preparing a laminate of a divided semiconductor wafer, an adhesive film and a dicing tape, the adhesive film having a thickness in the range of 1 to 15 ?m and a tensile elongation at break of less than 5%, and the tensile elongation at break being less than 110% of the elongation at a maximum load; and dividing the adhesive film for a semiconductor by picking up the plurality of semiconductor chips in a laminating direction of the laminate. The divided semiconductor wafer has been obtained by cutting the semiconductor wafer in a thickness less than that of the semiconductor wafer and by grinding the other side of the semiconductor wafer on which no cut is formed to reach the cut.
    Type: Application
    Filed: May 18, 2012
    Publication date: November 22, 2012
    Inventors: Keiichi Hatakeyama, Yuuki Nakamura
  • Publication number: 20120288998
    Abstract: A wafer level integrated circuit assembly method is conducted as follows. First, a mother device wafer with plural first posts is provided. The first posts are used for electrical connection and are made of copper according to an embodiment. Solder is sequentially formed on the first posts. The solder is preferably pre-formed on a wafer, and the locations of the solder correspond to the first posts of the mother device wafer. Consequently, the solder can be formed on or adhered to the first posts by placing the wafer having pre-formed solder onto the first posts. Plural dies having plural second posts corresponding to the first posts are placed onto the mother device wafer. Then, the solder is reflowed to bond the first and second posts, and the mother device wafer is diced.
    Type: Application
    Filed: July 20, 2012
    Publication date: November 15, 2012
    Applicant: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Chien Hsiun Lee, Clinton Chao, Mirng Ji Lii, Tjandra Winata Karta
  • Publication number: 20120286429
    Abstract: A semiconductor device comprises a carrier including an adhesive disposed over the carrier. The semiconductor device further comprises a semiconductor wafer including a plurality of semiconductor die separated by a non-active region. A plurality of bumps is formed over the semiconductor die. The semiconductor wafer is mounted to the carrier with the adhesive disposed around the plurality of bumps. Irradiated energy is applied to the non-active region to form a modified region within the non-active region. The semiconductor wafer is singulated along the modified region to separate the semiconductor die. The semiconductor wafer is singulated along the modified region by applying stress to the semiconductor wafer. The adhesive is removed from around the plurality of bumps after singulating the semiconductor wafer. The semiconductor wafer includes a plurality of semiconductor die comprising through silicon vias. The modified region optionally includes a plurality of vertically stacked modified regions.
    Type: Application
    Filed: May 11, 2012
    Publication date: November 15, 2012
    Applicant: STATS ChipPAC, Ltd.
    Inventors: Byung Joon Han, Il Kwon Shim, Won Kyoung Choi
  • Publication number: 20120288999
    Abstract: A method for fabricating a semiconductor module includes: bonding a semiconductor substrate onto a first insulating resin layer; dicing the semiconductor substrate into a plurality of individual semiconductor devices; widening the spacings between the adjacent semiconductor devices by expanding the first insulating resin layer in a biaxially stretched manner; fixing the plurality of semiconductor devices to a flat sheet, with a second insulating resin layer held between the plurality of semiconductor devices and the flat sheet, and removing the first insulating resin layer; stacking the plurality of semiconductor devices, a third insulating resin layer, and a metallic plate, in this order, so as to form a laminated body having electrodes by which to electrically connect the device electrodes to the metallic plate; forming a wiring layer by selectively removing the metallic plate and forming a plurality of semiconductor modules; and separating the semiconductor modules into individual units.
    Type: Application
    Filed: July 20, 2012
    Publication date: November 15, 2012
    Applicant: SANYO ELECTRIC CO., LTD.
    Inventors: Mayumi NAKASATO, Kouichi Saitou
  • Publication number: 20120289027
    Abstract: In a device processing method, a laser beam is applied to a wafer along division lines from the back side of the wafer, thereby forming a division start point inside the wafer along the division lines at a depth not reaching the finished thickness of each device. A protective member is attached to the front side of the wafer before or after performing the division start points are formed. An external force is applied through the protective member to the wafer, thereby dividing the wafer along the division lines to obtain the individual devices. The back side of the wafer is ground to remove the modified layers, and a silicon nitride film is formed on at least the side surface of each device. The silicon nitride film has a gettering effect and is formed on the side surface of each device, which surface is formed by a cleavage plane.
    Type: Application
    Filed: April 19, 2012
    Publication date: November 15, 2012
    Applicant: DISCO CORPORATION
    Inventors: Seiji Harada, Yoshikazu Kobayashi
  • Publication number: 20120286408
    Abstract: Wafer level packaging (WLP) packages semiconductor dies onto a wafer structure. After the wafer level package is complete, individual packages are obtained by singulating the wafer level package. The resulting package has a small form factor suitable for miniaturization. Unfortunately conventional WLP have poor heat dissipation. An interposer with a thermal pad can be attached to the semiconductor die to facilitate improved heat dissipation. In one embodiment, the interposer can also provide a wafer substrate for the wafer level package. Furthermore, the interposer can be constructed using well established and inexpensive processes. The thermal pad attached to the interposer can be coupled to the ground plane of a system where heat drawn from the semiconductor die can be dissipated.
    Type: Application
    Filed: May 10, 2011
    Publication date: November 15, 2012
    Applicant: CONEXANT SYSTEMS, INC.
    Inventors: Robert W. Warren, Nic Rossi
  • Publication number: 20120286421
    Abstract: An embodiment of the invention provides a chip package which includes: a first substrate; a second substrate disposed on the first substrate, wherein the second substrate has at least one opening penetrating through the second substrate, and the at least one opening defines a plurality of conducting regions electrically insulated from each other in the second substrate; a first insulating layer disposed on a side of the first substrate and filling in the at least one opening of the second substrate; a carrier substrate disposed on the second substrate; a second insulating layer disposed on a surface and a sidewall of the carrier substrate; and a conducting layer disposed on the second insulating layer on the carrier substrate and electrically contacting with one of the conducting regions.
    Type: Application
    Filed: May 9, 2012
    Publication date: November 15, 2012
    Inventor: Chien-Hung LIU
  • Publication number: 20120289026
    Abstract: In a splitting method for an optical device wafer, the wafer having optical devices formed individually in regions partitioned by a plurality of crossing scheduled splitting lines provided on a front surface and having a reflective film formed on a reverse surface, a focal point of a laser beam is positioned to the inside of the optical device wafer and the laser beam is irradiated along the scheduled splitting lines from the reverse surface side of the wafer to form modification layers in the inside of the wafer. An external force is applied to the wafer to split the wafer along the scheduled splitting lines and form a plurality of optical device chips. The laser beam has a wavelength that produces transmittance through the reflective film equal to or higher than 80%.
    Type: Application
    Filed: May 7, 2012
    Publication date: November 15, 2012
    Applicant: DISCO CORPORATION
    Inventors: Hiroumi Ueno, Hitoshi Hoshino
  • Publication number: 20120289028
    Abstract: A wafer dividing method including a step of applying a laser beam to a wafer along division lines with the focal point of the laser beam set inside the wafer, thereby forming modified layers inside the wafer along the division lines; a step of attaching an adhesive tape to the wafer, the adhesive tape having a base sheet and an adhesive layer; a dividing step of applying an external force to the wafer by expanding the adhesive tape, thereby dividing the wafer along the division lines to obtain a plurality of device chips; and a debris catching step of heating the adhesive tape to thereby soften the adhesive layer such that it enters the space between any adjacent ones of the device chips obtained by the dividing step, thereby catching debris generated on the side surface of each device chip in the dividing step to the adhesive layer by adhesion.
    Type: Application
    Filed: May 2, 2012
    Publication date: November 15, 2012
    Applicant: DISCO CORPORATION
    Inventor: Jun Abatake
  • Publication number: 20120286420
    Abstract: An embodiment of the invention provides a chip package which includes: a first substrate; a second substrate disposed on the first substrate, wherein the second substrate has at least one opening penetrating through the second substrate, and the at least one opening defines a plurality of conducting regions electrically insulated from each other in the second substrate; a carrier substrate disposed on the second substrate; an insulating layer disposed on a surface and a sidewall of the carrier substrate, wherein the insulating layer fills the at least one opening of the second substrate; and a conducting layer disposed on the insulating layer on the carrier substrate and electrically contacting with one of the conducting regions.
    Type: Application
    Filed: May 9, 2012
    Publication date: November 15, 2012
    Inventor: Chien-Hung LIU
  • Publication number: 20120286412
    Abstract: A semiconductor device 100 includes a first insulating material 110 attached to a second main surface 106b of a semiconductor chip 106, and a second insulating material 112 attached to side surfaces of the semiconductor chip 106, the first insulating material 110 and an island 102. The semiconductor chip 106 is fixed to the island 102 via the first insulating material 110 and the second insulating material 112. The first insulating material 110 ensures a high dielectric strength between the semiconductor chip 106 and the island 102. Though the second insulating material 112 having a modulus of elasticity greater than that of the first insulating material 110, the semiconductor chip 106 is firmly attached to the island 102.
    Type: Application
    Filed: January 17, 2011
    Publication date: November 15, 2012
    Applicant: ROHM CO., LTD.
    Inventors: Akihiro Kimura, Tsunemori Yamaguchi
  • Publication number: 20120287956
    Abstract: A semiconductor laser includes a semiconductor body having an active region that generates radiation and a ridge-shaped region, wherein the ridge-shaped region has a longitudinal axis running along an emission direction, a central axis of the semiconductor body runs in the emission direction and the longitudinal axis is arranged in a manner offset with respect to the central axis in a transverse direction.
    Type: Application
    Filed: November 12, 2010
    Publication date: November 15, 2012
    Applicant: OSRAM Opto Semiconductors GmbH
    Inventors: Dimitri Dini, Marc Schillgalies
  • Publication number: 20120289000
    Abstract: The present invention relates to a dicing tape-integrated film for semiconductor back surface including: a dicing tape including a base material and a pressure-sensitive adhesive layer laminated in this order, and a film for semiconductor back surface provided on the pressure-sensitive adhesive layer of the dicing tape, where the pressure-sensitive adhesive layer has a thickness of from 20 ?m to 40 ?m.
    Type: Application
    Filed: July 26, 2012
    Publication date: November 15, 2012
    Applicant: NITTO DENKO CORPORATION
    Inventors: Goji SHIGA, Naohide TAKAMOTO, Fumiteru ASAI
  • Patent number: 8309398
    Abstract: Electronic device wafer level scale packages and fabrication methods thereof. A semiconductor wafer with a plurality of electronic devices formed thereon is provided. The semiconductor wafer is bonded with a supporting substrate. The back of the semiconductor substrate is thinned. A first trench is formed by etching the semiconductor exposing an inter-layered dielectric layer. An insulating layer is conformably deposited on the back of the semiconductor substrate. The insulating layer on the bottom of the first trench is removed to create a second trench. The insulating layer and the ILD layer are sequentially removed exposing part of a pair of contact pads. A conductive layer is conformably formed on the back of the semiconductor. After the conductive layer is patterned, the conductive layer and the contact pads construct an S-shaped connection. Next, an exterior connection and terminal contact pads are subsequently formed.
    Type: Grant
    Filed: June 3, 2011
    Date of Patent: November 13, 2012
    Inventors: Chien-Hung Liu, Sih-Dian Lee
  • Patent number: 8309219
    Abstract: A multifunction tape for a semiconductor package and configured to bond to a device-formed side of a semiconductor substrate having a plurality of devices thereon while performing a process of grinding a side of the semiconductor substrate opposite to the device-formed side and a process of dicing the semiconductor substrate into individual chips with a dicing tape having a UV-curable adhesive layer bonded to the ground side of the semiconductor substrate, the multifunction tape being bonded to the individual chips while the individual chips, separated from each other by the dicing process, are picked up and die-attached and a method of manufacturing a semiconductor device using the same, the multifunction tape including a base film; a UV-curable adhesive layer on one side of the base film; and first and second bonding layers on the adhesive layer.
    Type: Grant
    Filed: September 14, 2010
    Date of Patent: November 13, 2012
    Assignee: Cheil Industries, Inc.
    Inventors: Yong Ha Hwang, Jae Hyun Cho, Gyu Seok Song, Chang Beom Chung
  • Patent number: 8309970
    Abstract: A method of manufacturing a vertical structure light emitting diode device, the method including: sequentially forming a first conductivity type III-V group compound semiconductor layer, an active layer, and a second conductivity type III-V group compound semiconductor layer on a substrate for growth; bonding a conductive substrate to the second conductivity type III-V group compound semiconductor layer; removing the substrate for growth from the first conductivity type III-V group compound semiconductor layer; and forming an electrode on an exposed portion of the first conductive III-V group compound semiconductor layer due to the removing the substrate for growth, wherein the bonding a conductive substrate comprises partially heating a metal bonding layer by applying microwaves to a bonding interface while bringing the metal bonding layer into contact with the bonding interface.
    Type: Grant
    Filed: April 26, 2010
    Date of Patent: November 13, 2012
    Assignee: Samsung Led Co., Ltd.
    Inventors: Myong Soo Cho, Ki Yeol Park, Sang Yeob Song, Si Hyuk Lee, Pun Jae Choi
  • Publication number: 20120281376
    Abstract: An epoxy resin composition having excellent connection reliability and transparency, a method for manufacturing a composite unit using the epoxy resin composition, and the composite unit, are disclosed. The manufacturing method includes an attaching step of attaching an epoxy resin composition (2) containing a novolak phenolic curing agent, an acrylic elastomer composed of a copolymer containing dimethylacrylamide and hydroxylethyl methacrylate, an epoxy resin and not less than 5 parts by weight to not more than 20 parts by weight of an inorganic filler to 100 parts by weight of the epoxy resin, to a printed circuit board (1) in the form of a sheet.
    Type: Application
    Filed: December 20, 2010
    Publication date: November 8, 2012
    Applicant: Sony Chemical & Information Device Corporation
    Inventors: Taichi Koyama, Hironobu Moriyama, Takashi Matsumura, Takayuki Saito
  • Patent number: 8304277
    Abstract: A semiconductor device has a base substrate with first and second etch-resistant conductive layers formed over opposing surfaces of the base substrate. First cavities are etched in the base substrate through an opening in the first conductive layer. The first cavities have a width greater than a width of the opening in the first conductive layer. Second cavities are etched in the base substrate between portions of the first or second conductive layer. A semiconductor die is mounted over the base substrate with bumps disposed over the first conductive layer. The bumps are reflowed to electrically connect to the first conductive layer and cause bump material to flow into the first cavities. An encapsulant is deposited over the die and base substrate. A portion of the base substrate is removed down to the second cavities to form electrically isolated base leads between the first and second conductive layers.
    Type: Grant
    Filed: September 9, 2010
    Date of Patent: November 6, 2012
    Assignee: STATS ChipPAC, Ltd.
    Inventor: Reza A. Pagaila
  • Patent number: 8304920
    Abstract: In a pressure-sensitive adhesive composition or a pressure-sensitive adhesive sheet containing an energy ray-curable polymer, problems associated with the volatilization of a low molecular weight compound contained in the composition are overcome. An energy ray-curable polymer characterized by comprising a radical generating group, which is capable of initiating a polymerization reaction upon excitation with an energy ray, and an energy ray-polymerizable group bonded together in the main or side chain.
    Type: Grant
    Filed: March 12, 2009
    Date of Patent: November 6, 2012
    Assignee: LINTEC Corporation
    Inventors: Jun Maeda, Keiko Tanaka
  • Publication number: 20120273940
    Abstract: A semiconductor apparatus includes a first chip comprising a first bonding pad and a dielectric layer exposes a portion of the first bonding pad; a first bonding layer covering entirely or partially the first front side of the first chip, a second chip comprising a second bonding pad and a through-silicon via, and a conductive projection formed over the second bonding pad. The dielectric layer is formed on of the first chip, a second back side of the second chip is bonded to the first front side of the first chip by the medium of the first bonding layer, and the second bonding pad formed on a second front side of the second chip is coupled to the first bonding pad by the through-silicon via.
    Type: Application
    Filed: December 23, 2011
    Publication date: November 1, 2012
    Applicant: HYNIX SEMICONDUCTOR INC.
    Inventor: Seung Hee JO
  • Publication number: 20120273935
    Abstract: A semiconductor device and a method of manufacturing a semiconductor device are disclosed. An embodiment comprises forming a bump on a die, the bump having a solder top, melting the solder top by pressing the solder top directly on a contact pad of a support substrate, and forming a contact between the die and the support substrate.
    Type: Application
    Filed: April 29, 2011
    Publication date: November 1, 2012
    Inventors: Stefan Martens, Tze Yang Hin, Kian Pin Queck, Kathleen Ong, Chin Wei Ronnie Tan, Beng Keh See, Ulrich Krumbein, Horst Theuss
  • Publication number: 20120273930
    Abstract: A semiconductor package structure is provided, including: a semiconductor chip having electrode pads disposed thereon and metal bumps disposed on the electrode pads; an encapsulant encapsulating the semiconductor chip; a dielectric layer formed on the encapsulant and having a plurality of patterned intaglios formed therein for exposing the metal bumps; a wiring layer formed in the patterned intaglios of the dielectric layer and electrically connected to the metal bumps; and a metal foil having a plurality of metal posts disposed on a surface thereof such that the metal foil is disposed on the encapsulant with the metal posts penetrating the encapsulant so as to extend to the inactive surface of the semiconductor chip. Compared with the prior art, the present invention reduces the overall thickness of the package structure, increases the electrical transmission efficiency and improves the heat dissipating effect.
    Type: Application
    Filed: April 26, 2012
    Publication date: November 1, 2012
    Applicant: UNIMICRON TECHNOLOGY CORPORATION
    Inventors: Tzyy-Jang Tseng, Dyi-Chung Hu, Yu-Shan Hu
  • Publication number: 20120276716
    Abstract: A process for wafer-to-wafer bonding of a first wafer having a first set of dies of a first die size to a reconstituted wafer of a second set of dies having a second die size different than the first die size. The process includes aligning the second set of dies such that a second set of interconnects on the second set of dies aligns with a first set of interconnects on the first set of dies. The second set of dies includes a spacing between the second set of dies based on parameters of the first set of dies. The process also includes coupling the reconstituted wafer with the first wafer to create a wafer stack.
    Type: Application
    Filed: July 10, 2012
    Publication date: November 1, 2012
    Applicant: QULCOMM Incorporated
    Inventors: Arvind Chandrasekaran, Brian M. Henderson
  • Patent number: 8298863
    Abstract: A method for assembling die packages includes attaching contacts on a first side of a plurality of first die to substrate pads on a top surface of a composite carrier. The composite carrier includes a package substrate including at least one embedded metal layer having its bottom surface secured to a semiconductor wafer. The composite carrier minimizes effects of the CTE mismatch between the die and the package substrate during assembly reduces warpage of the die. After the attaching, the semiconductor wafer is removed from the package substrate. Electrically conductive connectors are attached to the bottom surface of the package substrate, and the package substrate is sawed to form a plurality of singulated die packages.
    Type: Grant
    Filed: April 29, 2010
    Date of Patent: October 30, 2012
    Assignee: Texas Instruments Incorporated
    Inventor: Margaret Simmons-Matthews
  • Patent number: 8299586
    Abstract: A disclosed semiconductor device includes a semiconductor chip having an electrode pad on a circuit forming face of the semiconductor chip, an internal connection terminal formed on the electrode pad, a stepped portion formed along an outer edge portion of the circuit forming face of the semiconductor chip, a first insulating layer formed on the circuit forming face of the semiconductor chip to cover at least the stepped portion, a second insulating layer formed on the circuit forming face of the semiconductor chip to cover the first insulating layer, and an interconnection formed on the second insulating layer and electrically connected to the electrode pad via the internal connection terminal.
    Type: Grant
    Filed: September 8, 2010
    Date of Patent: October 30, 2012
    Assignee: Shinko Electric Industries Co., Ltd.
    Inventors: Takaharu Yamano, Syota Miki
  • Publication number: 20120267803
    Abstract: The present invention is aimed to provide an adhesive for bonding a semiconductor which has high transparency and facilitates recognition of a pattern or position indication on the occasion of semiconductor chip bonding. The present invention is an adhesive for bonding a semiconductor containing: an epoxy resin; an inorganic filler; and a curing agent, wherein the amount of the inorganic filler in the adhesive is 30 to 70% by weight, the inorganic filler contains a filler A having an average particle size of less than 0.1 ?m and a filler B having an average particle size of not less than 0.1 ?m and less than 1 ?m, and the weight ratio of the filler A to the filler B is 1/9 to 6/4. The present invention is an adhesive for bonding a semiconductor containing: an epoxy resin; an inorganic filler; and a curing agent, wherein difference in refractive index is not more than 0.1 between the epoxy resin and the inorganic filler.
    Type: Application
    Filed: March 18, 2010
    Publication date: October 25, 2012
    Applicant: Sekisui Chemical Co., Ltd
    Inventors: Yangsoo Lee, Sayaka Wakioka, Atsushi Nakayama, Carl Alvin Dilao
  • Publication number: 20120270381
    Abstract: Provided are a die attach film, a semiconductor wafer, and a semiconductor packaging method. The die attach film can prevent generation of burrs or scattering of chips in a dicing process, and exhibits excellent expandability and pick-up characteristics in a die pressure-sensitive adhesive process. Further, the die attach film can prevent release, shifting, or deflection of a chip in a wire pressure-sensitive adhesive or molding process. Thus, it is possible to improve embeddability, inhibit warpage of a wafer or wiring substrate, and enhance productivity in a semiconductor packaging process.
    Type: Application
    Filed: October 16, 2009
    Publication date: October 25, 2012
    Applicant: LG Chem, Ltd.
    Inventors: Hyo Sook Joo, Suk Ky Chang, Hyo Soon Park, Yong Su Park, Jong Wan Hong, Hyun Ju Cho, Jang Soon Kim
  • Publication number: 20120267780
    Abstract: An embodiment of the invention provides a chip package which includes: a first chip; a second chip disposed on the first chip, wherein a side surface of the second chip is a chemically-etched surface; and a bonding bulk disposed between the first chip and the second chip such that the first chip and the second chip are bonded with each other.
    Type: Application
    Filed: April 20, 2012
    Publication date: October 25, 2012
    Inventors: Bing-Siang CHEN, Chien-Hui CHEN, Shu-Ming CHANG, Tsang-Yu LIU, Yen-Shih HO
  • Publication number: 20120270368
    Abstract: Disclosed is a mold array process (MAP) method to encapsulate cut edges of substrate units. A substrate strip includes a plurality of substrate units arranged in a matrix. Scribe lines are defined between adjacent substrate units and at the peripheries of the matrix where pre-cut grooves are formed along the scribe lines with a width greater than the width of the scribe lines. An encapsulant is formed on the matrix of the substrate strip to continuously encapsulate the substrate units and the scribe lines to enable the encapsulant to fill into the pre-cut grooves to further encapsulate the cut edges of the substrate units. The cut edges of the substrate units are still encapsulated by the encapsulant even after singulation processes where substrate units are singulated into individual semiconductor packages to prevent the exposure of the plated traces of the substrate units to enhance the moisture resistance capability of the semiconductor packages.
    Type: Application
    Filed: April 25, 2011
    Publication date: October 25, 2012
    Inventors: Kuo-Yuan LEE, Yung-Hsiang Chen, Wen-Chun Chiu
  • Patent number: 8293581
    Abstract: Apparatus and methods pertaining to die scribe structures are disclosed. In one aspect, a method of manufacturing is provided that includes fabricating an active region of a semiconductor die so that the active region has at least one corner. A scribe structure is fabricated around the active region so that the scribe structure includes at least one fillet.
    Type: Grant
    Filed: February 18, 2009
    Date of Patent: October 23, 2012
    Assignee: GLOBALFOUNDRIES Inc.
    Inventors: Michael Z. Su, Lei Fu
  • Publication number: 20120264276
    Abstract: A method of processing a wafer includes establishing a fine of symmetry defining left and right die areas on a front side of the wafer and left and right die areas on a back side. A first mask is used to form a first interconnection layer on the left and right die areas comprising a first portion on the left die area and second portion different than the first portion on the right die area. A second mask is used to form a second interconnection layer on the left and right die areas comprising a third portion on the left die area and fourth portion different than the third portion on the right die area. The first mask is reused to form a third interconnection layer on the left and right die areas on a back side, and the second mask to form a fourth interconnection layer on the left and right die areas on a back side.
    Type: Application
    Filed: April 14, 2011
    Publication date: October 18, 2012
    Applicant: Harris Corporation
    Inventors: Thomas Reed, David Herndon
  • Publication number: 20120261839
    Abstract: The present invention provides a dicing tape-integrated wafer back surface protective film including: a dicing tape including a base material and a pressure-sensitive adhesive layer formed on the base material; and a wafer back surface protective film formed on the pressure-sensitive adhesive layer of the dicing tape, in which the wafer back surface protective film is colored. It is preferable that the colored wafer back surface protective film has a laser marking ability. The dicing tape-integrated wafer back surface protective film can be suitably used for a flip chip-mounted semiconductor device.
    Type: Application
    Filed: June 27, 2012
    Publication date: October 18, 2012
    Applicant: NITTO DENKO CORPORATION
    Inventors: Naohide TAKAMOTO, Takeshi MATSUMURA
  • Publication number: 20120264240
    Abstract: Of three chips (2A), (2B), and (2C) mounted on a main surface of a package substrate (1) in a multi-chip module (MCM), a chip (2A) with a DRAM formed thereon and a chip (2B) with a flash memory formed thereon are electrically connected to wiring lines (5) of the package substrate (1) through Au bumps (4), and a gap formed between main surfaces (lower surfaces) of the chips (2A), (2B) and a main surface of the package substrate (1) is filled with an under-fill resin (6). A chip (2C) with a high-speed microprocessor formed thereon is mounted over the two chips (2A) and (2B) and is electrically connected to bonding pads (9) of the package substrate (1) through Au wires (8).
    Type: Application
    Filed: June 26, 2012
    Publication date: October 18, 2012
    Inventors: Yoshiyuki KADO, Takahiro Naito, Toshihiko Sato, Hikaru Ikegami, Takafumi Kirkuchi
  • Publication number: 20120264238
    Abstract: A substrate is diced using a program-controlled pulsed laser beam apparatus having an associated memory for storing a laser cutting strategy file. The file contains selected combinations of pulse rate ?t, pulse energy density E and pulse spatial overlap to machine a single layer or different types of material in different layers of the substrate while restricting damage to the layers and maximising machining rate to produce die having predetermined die strength and yield. The file also contains data relating to the number of scans necessary using a selected combination to cut through a corresponding layer. The substrate is diced using the selected combinations. Gas handling equipment for inert or active gas may be provided for preventing or inducing chemical reactions at the substrate prior to, during or after dicing.
    Type: Application
    Filed: April 17, 2012
    Publication date: October 18, 2012
    Applicant: Electro Scientific Industries, Inc.
    Inventors: Adrian Boyle, Oonagh Meighan
  • Publication number: 20120264258
    Abstract: Semiconductor dies are mounted on a heat sink array frame structure. The heat sink array frame structure and the semiconductor dies are assembled together with an insulating substrate that has a corresponding array of apertures on an adhesive tape. The semiconductor dies are connected electrically with electrical contacts on the insulating substrate. The semiconductor dies, heat sinks and electrical connections to the contacts are encapsulated with a mold compound and then the encapsulated array is de-taped and singulated.
    Type: Application
    Filed: April 10, 2012
    Publication date: October 18, 2012
    Applicant: FREESCALE SEMICONDUCTOR, INC
    Inventors: Junhua LUO, Jinzhong Yao, Baoguan Yin
  • Patent number: 8288842
    Abstract: A method provides for dicing a wafer having a base material with a diamond structure. The wafer first undergoes a polishing process, in which a predetermined portion of the wafer is polished away from its back side. The wafer is then diced through at least one line along a direction at a predetermined offset angle from a natural cleavage direction of the diamond structure. A wafer is produced with one or more dies formed thereon with at least one of its edges at an offset angle from a natural cleavage direction of a diamond structure of a base material forming the wafer. At least one dicing line has one or more protection elements for protecting the dies from undesired cracking while the wafer is being diced along the dicing line.
    Type: Grant
    Filed: January 18, 2007
    Date of Patent: October 16, 2012
    Assignee: Taiwan Semiconductor Manufacturing Co. Ltd
    Inventors: Hsin-Hui Lee, Chien-Chao Huang, Chao-Hsiung Wang, Fu-Liang Yang, Chenming Hu
  • Publication number: 20120256321
    Abstract: A layered chip package includes a main body and wiring. The main body includes a main part including a plurality of stacked layer portions, and a plurality of terminals disposed on the top and bottom surfaces of the main part. The wiring includes a plurality of lines electrically connected to the plurality of terminals. The plurality of lines include a plurality of common lines and a plurality of layer-dependent lines. Each of the plurality of layer portions includes: a plurality of common electrodes electrically connected to the plurality of common lines; a plurality of non-contact electrodes that are electrically connected to the layer-dependent lines and are not in contact with the semiconductor chip in the layer portion; and a selective connection electrode selectively electrically connected to only the layer-dependent line that the layer portion uses among the plurality of layer-dependent lines. The layer-dependent lines are greater than the common lines in maximum width.
    Type: Application
    Filed: April 11, 2011
    Publication date: October 11, 2012
    Applicants: SAE MAGNETICS (H.K.) LTD., HEADWAY TECHNOLOGIES, INC.
    Inventors: Yoshitaka SASAKI, Hiroyuki ITO, Hiroshi IKEJIMA, Atsushi IIJIMA
  • Publication number: 20120256288
    Abstract: A Schottky diode and a method for making one. The method includes the following steps: providing a semiconductor base body, preferably in the form of a wafer, having a high dopant concentration and having a first main surface, which forms the first electrical contact surface of the Schottky diode; epitaxially depositing a semiconductor layer having the same conductivity and a lower dopant concentration on that surface of the semiconductor base body which lies opposite the first main surface; arranging a first metal layer on the semiconductor layer with the formation of a Schottky contact between the first metal layer and the semiconductor layer; connecting a planar contact body to the first metal layer by means of a connecting means; forming at least one individual Schottky diode; and arranging a passivation layer in the edge region of the at least one Schottky diode.
    Type: Application
    Filed: March 30, 2012
    Publication date: October 11, 2012
    Applicant: Semikron Elektronik GmbH & Ko. KG
    Inventors: Stefan STAROVECKY, Olga Krempaska, Martin Predmersky
  • Publication number: 20120258557
    Abstract: A III-nitride semiconductor laser device is provided with a laser structure and an electrode. The laser structure includes a support base which includes a hexagonal III-nitride semiconductor and a semipolar primary surface, and a semiconductor region provided on the semipolar primary surface. The electrode is provided on the semiconductor region. The semiconductor region includes a first cladding layer of a first conductivity type GaN-based semiconductor, a second cladding layer of a second conductivity type GaN-based semiconductor, and an active layer provided between the first cladding layer and the second cladding layer.
    Type: Application
    Filed: April 10, 2012
    Publication date: October 11, 2012
    Applicant: Sumitomo Electric Industries, Ltd.
    Inventors: Yusuke Yoshizumi, Yohei Enya, Takashi Kyono, Takamichi Sumitomo, Nobuhiro Saga, Masahiro Adachi, Kazuhide Sumiyoshi, Shinji Tokuyama, Shimpei Takagi, Takatoshi Ikegami, Masaki Ueno, Koji Katayama
  • Publication number: 20120258572
    Abstract: Disclosed is an adhesive sheet that has a base film and an ultraviolet curable adhesive layered upon the base film. The ultraviolet curable adhesive includes 100 parts by mass of an acrylic ester copolymer with a weight-average molecular weight of at least one million, 20 to 200 parts by mass of a photopolymerizable acrylate having at least three carbon-carbon double bonds, and 0.1 to 10 parts by mass of an isocyanate curing agent. From among the monomers used during the copolymerization of the acrylic ester copolymer, a monomer having one or both of a hydroxyl group and a carboxyl group is included at no more than 0.1 mass %.
    Type: Application
    Filed: October 29, 2010
    Publication date: October 11, 2012
    Applicant: DENKI KAGAKU KOGYO KABUSHIKI KAISHA
    Inventor: Tomomichi Takatsu
  • Patent number: 8283776
    Abstract: An electrical package with improved thermal management. The electrical package includes a die having an exposed back surface. The package further includes a plurality of fins extending outwardly from the back surface for dissipating heat from the package. The die can be arranged in a multi-die stacking configuration. In another embodiment, a method of forming a die for improved thermal management of an electrical package is provided.
    Type: Grant
    Filed: January 26, 2010
    Date of Patent: October 9, 2012
    Assignee: QUALCOMM Incorporated
    Inventor: Arvind Chandrasekaran
  • Publication number: 20120248631
    Abstract: A method for manufacturing semiconductor devices is disclosed. A semiconductor wafer is provided having a first surface and a second surface opposite to the first surface. A first glass substrate is provided which has at least one of cavities and openings at the bonding surface. The first glass substrate is bonded to the first surface of the semiconductor wafer such that the metal pads are arranged within respective cavities or openings of the first glass substrate. The second surface of the semiconductor wafer is machined. At least one metallisation region is formed on the machined second surface of the semiconductor wafer.
    Type: Application
    Filed: June 13, 2012
    Publication date: October 4, 2012
    Applicant: INFINEON TECHNOLOGIES AUSTRIA AG
    Inventors: Carsten Von Koblinski, Gerald Lackner, Karin Schrettlinger, Markus Ottowitz
  • Publication number: 20120248601
    Abstract: A semiconductor device has a semiconductor wafer with a plurality of semiconductor die including a plurality of contact pads. An insulating layer is formed over the semiconductor wafer and contact pads. An under bump metallization (UBM) is formed over and electrically connected to the plurality of contact pads. A mask is disposed over the semiconductor wafer with a plurality of openings aligned over the plurality of contact pads. A conductive bump material is deposited within the plurality of openings in the mask and onto the UBM. The mask is removed. The conductive bump material is reflowed to form a plurality of bumps with a height less than a width. The plurality of semiconductor die is singulated. A singulated semiconductor die is mounted to a substrate with bumps oriented toward the substrate. Encapsulant is deposited over the substrate and around the singulated semiconductor die.
    Type: Application
    Filed: March 29, 2012
    Publication date: October 4, 2012
    Applicant: GREAT WALL SEMICONDUCTOR CORPORATION
    Inventors: Samuel J. Anderson, Gary Dashney, David N. Okada
  • Patent number: 8278748
    Abstract: A wafer-level packaged semiconductor device is described. In an implementation, the device includes one or more self-assembled resilient leads disposed on an integrated circuit chip. Each of the resilient leads are configured to move from a first position wherein the resilient lead is held adjacent to the chip and a second position wherein the resilient lead is extended away from the chip to interconnect the chip to a printed circuit board. A guard is provided to protect the resilient leads when the resilient leads are in the first position. One or more attachment bumps may also be furnished to facilitate attachment of the device to the printed circuit board.
    Type: Grant
    Filed: February 17, 2010
    Date of Patent: October 2, 2012
    Assignee: Maxim Integrated Products, Inc.
    Inventors: Chiung C. Lo, Arkadii V. Samoilov, Reynante Alvarado
  • Publication number: 20120244682
    Abstract: In a wafer dividing method, a wafer is held by a chuck table of a laser beam processing apparatus. A modified layer is formed by radiating a laser beam having a wavelength that transmits the laser beam through the wafer, while adjusting the beam convergence point to a position inside of the wafer, so as to form a pair of modified layers the interval of which is greater than the width of a cutting edge of a cutting blade and smaller than the width of planned dividing lines, on the back side of the wafer at both sides of each of the planned dividing lines. The wafer is adhered to a dicing tape and divided into individual devices by cutting along the dividing lines.
    Type: Application
    Filed: March 13, 2012
    Publication date: September 27, 2012
    Applicant: DISCO CORPORATION
    Inventor: Kei Tanaka
  • Publication number: 20120244663
    Abstract: A semiconductor device chip has a plurality of projecting electrodes mounted on a wiring board or wafer having electrodes respectively corresponding to the projecting electrodes of the semiconductor device chip. An insulator is applied to the front side of the semiconductor device wafer where the projecting electrodes are formed, to fill any spaces between adjacent electrodes with the insulator. The front side of the wafer covered with the insulator is planarized to expose the end surfaces of the projecting electrodes, and the wafer is divided along division lines to obtain a plurality of individual semiconductor device chips. Each chip is mounted on the wiring board or the wafer with an anisotropic conductor interposed between the projecting electrodes of each chip and the electrodes of the wiring board or the wafer to thereby respectively connect the projecting electrodes and the electrodes through the anisotropic conductor.
    Type: Application
    Filed: March 19, 2012
    Publication date: September 27, 2012
    Applicant: DISCO CORPORATION
    Inventor: Takashi Mori
  • Publication number: 20120244681
    Abstract: In one embodiment, a method of singulating semiconductor die from a semiconductor wafer includes forming a material on a surface of a semiconductor wafer and reducing a thickness of portions of the material. Preferably, the thickness of the material is reduced near where singulation openings are to be formed in the semiconductor wafer.
    Type: Application
    Filed: June 1, 2012
    Publication date: September 27, 2012
    Inventors: Gordon M. Grivna, John M. Parsey, JR.
  • Publication number: 20120244680
    Abstract: A method of manufacturing a semiconductor device comprises the steps of forming a film on a main face of a semiconductor substrate having a plurality of device forming regions for forming semiconductor devices, the film having a coefficient of thermal expansion different from that of the semiconductor substrate and including a cutout on a region between the plurality of device forming regions; forming the semiconductor devices in the respective device forming regions by using the film; and dividing the semiconductor substrate into the respective device forming regions.
    Type: Application
    Filed: March 22, 2012
    Publication date: September 27, 2012
    Applicant: SUMITOMO ELECTRIC INDUSTRIES, LTD.
    Inventor: Satoshi HATSUKAWA
  • Publication number: 20120244683
    Abstract: A manufacturing method of a semiconductor element comprises the steps of (a) preparing a growth substrate, (b) forming a semiconductor layer on the growth substrate, (c) dividing the semiconductor layer into a plurality of elements while leaving at least a part of the semiconductor layer between each element to form a sacrificial layer around each element, (d) forming a metal layer on the semiconductor layer, (e) bonding a supporting substrate to the semiconductor layer via the metal layer, and (f) removing the growth substrate from the semiconductor layer by irradiating a laser whose area of irradiation covers each element within an outline of the sacrificial layer of each element.
    Type: Application
    Filed: March 19, 2012
    Publication date: September 27, 2012
    Applicant: STANLEY ELECTRIC CO., LTD.
    Inventor: Takanobu AKAGI